參數(shù)資料
型號(hào): ICS527R-04
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: 527 SERIES, PLL BASED CLOCK DRIVER, 1 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28
封裝: 0.150 INCH, 0.025 INCH PITCH, MO-153, SSOP-28
文件頁(yè)數(shù): 3/9頁(yè)
文件大?。?/td> 212K
代理商: ICS527R-04
ICS527-04
CLOCK SLICER USER CONFIGURABLE PECL INPUT ZDB
PECL ZDB AND MULTIPLIER/DIVIDER
IDT / ICS CLOCK SLICER USER CONFIGURABLE PECL INPUT ZDB
3
ICS527-04
REV E 092209
External Components
Decoupling Capacitors
The ICS527-04 requires two 0.01
F decoupling
capacitors to be connected between VDD and GND,
one on each side of the chip. They must be connected
close to the device to minimize lead inductance. The
output levels can be adjusted for different output and
load impedances. Refer to application note MAN09 for
more information on the RES and resistor network
values for the output clocks.
PECL Termination Networks
The PECLO to FBPECL and PECLO to FBPECL
connections should be made directly underneath the
device, unless feedback is being routed through other
devices. The resistor divider networks should be placed
as close to the outputs as possible.
Typical 50
termination is shown in the Block Diagram
on page 1. For other termination schemes, see
MAN09.pdf.
Eliminating the Delay Through Buffers or
Other Components
More complicated feedback schemes can be used,
such as incorporating low skew, multiple output buffers
in the feedback path. An example of this is given later in
the datasheet. The fundamental property of the
ICS527-04 is that it aligns rising edges on CLKIN and
FBPECL at a ratio determined by the reference and
feedback dividers. This means that any delay in the
feedback path will cause the PECL output edge to lead
PECLIN by the delay amount. So, by taking the PECL
output from another device as the input to FBPECL, the
delay through the other device can be eliminated.
Setting the Clock Slicer
Use IRANGE to select the input frequency range. If
either the PECLIN or FBPECL pair frequencies are
greater than (or equal to) 80 MHz, connect IRANGE to
VDD, or let it float. If both frequencies are less than 80
MHz, connect IRANGE to ground.
Choose S1 and S0 from the table on page 2, depending
on the output frequency.
Finally, the divider settings should be selected.
Following is a description of how the dividers should be
set.
Determining ICS527-04 Divider Settings
The user has full control in setting the desired output
clock over the range shown in the table on page 2. The
user should connect the divider select input pins directly
to ground (or VDD, although this is not required
because of internal pull-ups) during Printed Circuit
Board layout, so that the ICS527-04 automatically
produces the correct clock when all components are
soldered. It is also possible to connect the inputs to
parallel I/O ports in order to switch frequencies. The
configuration inputs: IRANGE, S1, S0, R6...0, F6...0 are
compatible with CMOS or TTL levels.
The output of the ICS527-04 can be determined by the
following simple equation:
Where:
Reference Divider Word (RDW) = 0 to 127
Feedback Divider Word (FDW) = 0 to 127
FB Frequency is the same as the output
frequency
Additionally, the following operating ranges should be
observed:
S1 and S0 should be selected depending on the
output frequency. The table on page 2 gives the
ranges.
The dividers are expressed as integers. For example, if
a 50 MHz output on CLK1 is desired from a 40 MHz
input, the reference divider word (RDW) should be 2
and the feedback divider word (FDW) should be 3 which
gives the required 5/4 multiplication. If multiple choices
FB Frequency
Input Frequency
FDW
2
+
RDW
2
+
------------------------
×
=
300kHz
Input Frequency
RDW
2
+
-------------------------------------------
<
相關(guān)PDF資料
PDF描述
ICS541MT PLL BASED CLOCK DRIVER, 2 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO8
ICS544MI-01 156 MHz, OTHER CLOCK GENERATOR, PDSO8
ICS544M-01LF 156 MHz, OTHER CLOCK GENERATOR, PDSO8
ICS544MI-01T 156 MHz, OTHER CLOCK GENERATOR, PDSO8
ICS554-01DPK 156 MHz, OTHER CLOCK GENERATOR, UUC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS527R-04LF 功能描述:IC CLK SLICER PECL ZDB 28-SSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類(lèi)型:時(shí)鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類(lèi)型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱(chēng):844S012AKI-01LFT
ICS527R-04LFT 功能描述:IC CLK SLICER PECL ZDB 28-SSOP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類(lèi)型:時(shí)鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類(lèi)型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱(chēng):844S012AKI-01LFT
ICS527R-04T 功能描述:IC CLK SLICER PECL ZDB 28-SSOP RoHS:否 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 產(chǎn)品變化通告:Product Discontinuation 04/May/2011 標(biāo)準(zhǔn)包裝:96 系列:- 類(lèi)型:時(shí)鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數(shù):1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無(wú)/無(wú) 頻率 - 最大:133.3MHz 除法器/乘法器:是/無(wú) 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:管件 其它名稱(chēng):23S08-5HPGG
ICS5300V-1 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:Video DAC with Color Palette (RAMDAC)
ICS5300V-2 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:Video DAC with Color Palette (RAMDAC)