參數(shù)資料
型號: HX6656XSNC
廠商: Electronic Theatre Controls, Inc.
英文描述: XTAL CER SMT 6X3.5 2PAD
中文描述: 32K的× 8 ROM的絕緣硅
文件頁數(shù): 9/12頁
文件大?。?/td> 155K
代理商: HX6656XSNC
HX6656
6
TAVAVR
Address Read Cycle Time
25
ns
TAVQV
Address Access Time
25
ns
TAXQX
Address Change to Output Invalid Time
3
ns
TSLQV
Chip Select Access Time
25
ns
TSLQX
Chip Select Output Enable Time
5
ns
TSHQZ
Chip Select Output Disable Time
10
ns
TEHQV
Chip Enable Access Time (4)
25
ns
TEHQX
Chip Enable Output Enable Time (4)
5
ns
TELQZ
Chip Enable Output Disable Time (4)
10
ns
TGLQV
Output Enable Access Time
9
ns
TGLQX
Output Enable Output Enable Time
0
ns
TGHQZ
Output Enable Output Disable Time
9
ns
READ CYCLE AC TIMING CHARACTERISTICS (1)
Worst Case (3)
Symbol
Parameter
Typical
-55 to 125
°C
Units
(2)
Min
Max
HIGH
IMPEDANCE
NCS
NOE
DATA VALID
CE
TAVAVR
TAVQV
TAXQX
TSLQV
TSLQX
TSHQZ
TEHQX
TEHQV
TGLQX
TGLQV
TGHQZ
TELQZ
ADDRESS
DATA OUT
(1) Test conditions: input switching levels VIL/VIH=0.5V/VDD-0.5V (CMOS), VIL/VIH=0V/3V (TTL), input rise and fall times <1 ns/V, input and
output timing reference levels shown in the Tester AC Timing Characteristics table, capacitive output loading C
L >50 pF, or equivalent
capacitive output loading C
L=5 pF for TSHQZ, TELQZ TGHQZ. For CL >50 pF, derate access times by 0.02 ns/pF (typical).
(2) Typical operating conditions: VDD=5.0 V, TA=25
°C, pre-radiation.
(3) Worst case operating conditions: VDD=4.5 V to 5.5 V, -55
°C to +125°C, post total dose at 25°C.
(4) Chip Enable (CE) pin not available on 28-lead FP or DIP.
相關(guān)PDF資料
PDF描述
HX6656XSNT XTAL CER SMT 6X3.5 2PAD
HX6656XSFT 32K x 8 ROM-SOI
HX6656XQNC 32K x 8 ROM-SOI
HX6656XQNT 32K x 8 ROM-SOI
HX6656XQHC 32K x 8 ROM-SOI
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HX6656XSNT 制造商:未知廠家 制造商全稱:未知廠家 功能描述:32K x 8 ROM-SOI
HX6656XSRC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:32K x 8 ROM-SOI
HX6656XSRT 制造商:未知廠家 制造商全稱:未知廠家 功能描述:32K x 8 ROM-SOI
HX6656XVFC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:32K x 8 ROM-SOI
HX6656XVFT 制造商:未知廠家 制造商全稱:未知廠家 功能描述:32K x 8 ROM-SOI