參數(shù)資料
型號: HD74HC669
廠商: Hitachi,Ltd.
元件分類: 通用總線功能
英文描述: Synchronous UP/Down Decade,4-bit binary Counter
中文描述: 同步向上/向下十年,4 -位二進制計數(shù)器
文件頁數(shù): 1/14頁
文件大?。?/td> 84K
代理商: HD74HC669
HD74HC668/HD74HC669
Synchronous UP/Down Decade Counter
Synchronous Up/Down 4-bit binary Counter
Description
This synchronous presettable decade counter features an internal carry look-ahead for cascading in high-
speed counting applications. Synchronous operation is provided by having all flip-flops clocked
simultaneously so that the outputs change coincident with each other when so instructed by the count-
enable inputs and internal gating. This mode of operation helps eliminate the output counting spikes that
are normally associated with asynchronous (ripple-clock) counters.
A buffered clock input triggers the four master-slave flip-flops on the rising (positive going) edge of the
clock waveform. This counter is fully programmable; that is, the outputs may each be preset to either level.
The load input circuitry allows loading with the carry-enable output of cascaded counters. As loading is
synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree
with the data inputs after the next clock pulse.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without
additional gating. Instrumental in accomplishing this function are two count enable inputs and a carry
output. Both count enable inputs (
P
and
T
) must be low to count. The direction of the count is determined
by the level of the up/down input. when the input is high, the counter counts up; when low, it counts down.
Input
T
is fed forward to enable the carry output. The carry output thus enabled will produce a low-level
output pulse with a duration approximately equal to the high portion of the Q
A
output when counting up
and approximately equal to the low portion of the Q
A
output when counting down. This low level overflow
carry pulse can be used to enable successive cascaded stages. Transitions at the enable
P
or
T
inputs are
allowed regardless of the level of the clock input. All inputs are diode-clamped to minimize transission-
line effects, thereby simplifying system design. This counter features a fully independent clock circuit.
Changes at control inputs (enable
P
, Enable
T
, load, up/down) that will modify the operating mode have no
effect until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting)
will be dictated solely by the conditions meeting the stable setup and hold times.
Features
High Speed Operation
High Output Current: Fanout of 10 LSTTL Loads
Wide Operating Voltage: V
CC
= 2 to 6 V
Low Input Current: 1 μA max
相關(guān)PDF資料
PDF描述
HD74HC670 4-by-4 Register File (with 3-state outputs)
HD74HC673 16-bit Shift Register
HD74HC674 16-bit Shift Register
HD74HC677 16-bit Address Comparator
HD74HC678 16-bit Address Comparator
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HD74HC684P(E) 制造商:Renesas Electronics Corporation 功能描述:
HD74HC688FP(E) 制造商:Renesas Electronics Corporation 功能描述:
HD74HC73P 制造商:Renesas Electronics 功能描述:74HC Dual J-K Flip-Flop with Preset and Clear Bulk
HD74HC74FP-E 制造商:Renesas Electronics Corporation 功能描述:Flip Flop D-Type Pos-Edge 2-Element 14-Pin SOP 制造商:Renesas Electronics Corporation 功能描述:Logic, 74HC series, SOP-14
HD74HC74FPEL-E 制造商:Renesas Electronics Corporation 功能描述:Logic, 74HC series, SOP-14