參數(shù)資料
型號: HCS109MS
廠商: Intersil Corporation
英文描述: Radiation Hardened Dual JK Flip Flop(抗輻射雙J-K觸發(fā)器)
中文描述: 輻射加固雙JK觸發(fā)器拖鞋(抗輻射雙JK觸發(fā)器)
文件頁數(shù): 1/9頁
文件大?。?/td> 171K
代理商: HCS109MS
103
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright Intersil Corporation 1999
Ordering Information
PART NUMBER
TEMPERATURE RANGE
SCREENING LEVEL
PACKAGE
HCS109DMSR
-55
o
C to +125
o
C
Intersil Class S Equivalent
16 Lead SBDIP
HCS109KMSR
-55
o
C to +125
o
C
Intersil Class S Equivalent
16 Lead Ceramic Flatpack
HCS109D/Sample
+25
o
C
Sample
16 Lead SBDIP
HCS109K/Sample
+25
o
C
Sample
16 Lead Ceramic Flatpack
HCS109HMSR
+25
o
C
Die
Die
HCS109MS
Radiation Hardened
Dual JK Flip Flop
Pinouts
16 LEAD CERAMIC DUAL-IN-LINE
METAL SEAL PACKAGE (SBDIP)
MIL-STD-1835 CDIP2-T16, LEAD FINISH C
TOP VIEW
16 LEAD CERAMIC METAL SEAL
FLATPACK PACKAGE (FLATPACK)
MIL-STD-1835 CDFP4-F16, LEAD FINISH C
TOP VIEW
14
15
16
9
13
12
11
10
1
2
3
4
5
7
6
8
R1
J1
K1
CP1
S1
Q1
GND
Q1
VCC
J2
K2
CP2
S2
Q2
Q2
R2
R1
J1
K1
CP1
S1
Q1
Q1
GND
2
3
4
5
6
7
8
1
16
15
14
13
12
11
10
9
VCC
R2
J2
K2
CP2
S2
Q2
Q2
Features
3 Micron Radiation Hardened SOS CMOS
Total Dose 200K RAD (Si)
SEP Effective LET No Upsets: >100 MEV-cm
2
/mg
Single Event Upset (SEU) Immunity < 2 x 10
-9
Errors/
Bit-Day (Typ)
Dose Rate Survivability: >1 x 10
12
RAD (Si)/s
Dose Rate Upset >10
10
RAD (Si)/s 20ns Pulse
Cosmic Ray Upset Immunity < 2 x 10
-9
Errors/Bit-Day
(Typ)
Latch-Up Free Under Any Conditions
Military Temperature Range: -55
o
C to +125
o
C
Significant Power Reduction Compared to LSTTL ICs
DC Operating Voltage Range: 4.5V to 5.5V
Input Logic Levels
- VIL = 30% of VCC Max
- VIH = 70% of VCC Min
Input Current Levels Ii
5
μ
A at VOL, VOH
Description
The Intersil HCS109MS is a Radiation Hardened Dual JK
Flip Flop with set and reset. The flip flop changes state with
the positive transition of the clock (CP1 or CP2).
The HCS109MS utilizes advanced CMOS/SOS technology
to achieve high-speed operation. This device is a member of
radiation hardened, high-speed, CMOS/SOS Logic Family.
The HCS109MS is supplied in a 16 lead Ceramic flatpack
(K suffix) or a SBDIP Package (D suffix).
September 1995
Spec Number
518748
File Number
2466.2
相關PDF資料
PDF描述
HCS109D Radiation Hardened Dual JK Flip Flop
HCS109K Radiation Hardened Dual JK Flip Flop
HCS112KMSR Radiation Hardened Dual JK Flip-Flop
HCS112MS Dual JK Flip-Flop(雙J-K觸發(fā)器)
HCS112D Radiation Hardened Dual JK Flip-Flop
相關代理商/技術參數(shù)
參數(shù)描述
HCS10MS 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Triple 3-Input NAND Gate
HCS112D 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Dual JK Flip-Flop
HCS112DMSR 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Dual JK Flip-Flop
HCS112HMSR 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Dual JK Flip-Flop
HCS112K 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Radiation Hardened Dual JK Flip-Flop