<thead id="y8yev"><xmp id="y8yev"><small id="y8yev"></small>
    • <wbr id="y8yev"><menuitem id="y8yev"></menuitem></wbr>
      參數(shù)資料
      型號: GS8644V72C-225
      廠商: GSI TECHNOLOGY
      元件分類: DRAM
      英文描述: 4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      中文描述: 1M X 72 CACHE SRAM, 6.5 ns, PBGA209
      封裝: 14 X 22 MM, 1 MM PITCH, BGA-209
      文件頁數(shù): 30/40頁
      文件大小: 843K
      代理商: GS8644V72C-225
      Product Preview
      GS8644V18(B/E)/GS8644V36(B/E)/GS8644V72(C)
      Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
      Rev: 1.03 11/2004
      30/40
      2003, GSI Technology
      EXTEST
      EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with
      all logic 0s. The EXTEST command does not block or override the RAM’s input pins; therefore, the RAM’s internal state is
      still determined by its input pins.
      Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command.
      Then the EXTEST command is used to output the Boundary Scan Register’s contents, in parallel, on the RAM’s data output
      drivers on the falling edge of TCK when the controller is in the Update-IR state.
      Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruc-
      tion is selected, the sate of all the RAM’s input and I/O pins, as well as the default values at Scan Register locations not asso-
      ciated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR
      state, the RAM’s output pins drive out the value of the Boundary Scan Register location with which each output pin is associ-
      ated.
      IDCODE
      The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and
      places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction
      loaded in at power up and any time the controller is placed in the Test-Logic-Reset state.
      SAMPLE-Z
      If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-
      Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR
      state.
      RFU
      These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction.
      相關PDF資料
      PDF描述
      GS8644V72C-225I 4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      GS8644V36B-166 4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      GS8644V36B-166I 4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      GS8644V36B-200 4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      GS8644V36B-200I 4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      相關代理商/技術參數(shù)
      參數(shù)描述
      GS8644V72C-225I 制造商:GSI Technology 功能描述:SRAM SYNC DUAL 1.8V 72MBIT 1MX72 6.5NS/2.7NS 209BGA - Trays
      GS8644V72C-250 制造商:GSI 制造商全稱:GSI Technology 功能描述:4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      GS8644V72C-250I 制造商:GSI 制造商全稱:GSI Technology 功能描述:4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
      GS8644V72GC-200 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 72MBIT 1MX72 6.5NS/3NS 209FBGA - Trays
      GS8644V72GC-250 制造商:GSI Technology 功能描述:SRAM SYNC OCTAL 2.5V/3.3V 72MBIT 1MX72 6.5NS/2.5NS 209FBGA - Trays