All input signals are specified with tr = tf = 1 ns (10% to 90% of V
參數(shù)資料
型號(hào): EVAL-AD5405EB
廠商: Analog Devices Inc
文件頁(yè)數(shù): 22/25頁(yè)
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD5405
產(chǎn)品培訓(xùn)模塊: DAC Architectures
標(biāo)準(zhǔn)包裝: 1
DAC 的數(shù)量: 2
位數(shù): 12
采樣率(每秒): 21.3M
數(shù)據(jù)接口: 并聯(lián)
設(shè)置時(shí)間: 80ns
DAC 型: 電流
工作溫度: -40°C ~ 125°C
已供物品:
已用 IC / 零件: AD5405
相關(guān)產(chǎn)品: AD5405YCPZ-REEL7-ND - IC DAC DUAL 12BIT MULT 40LFCSP
AD5405YCPZ-REEL-ND - IC DAC DUAL 12BIT MULT 40LFCSP
AD5405YCPZ-ND - IC DAC DUAL 12BIT MULT 40-LFCSP
AD5405
Rev. B | Page 5 of 24
TIMING CHARACTERISTICS
All input signals are specified with tr = tf = 1 ns (10% to 90% of VDD) and timed from a voltage level of (VIL + VIH)/2. VDD = 2.5 V to 5.5 V,
VREF = 10 V, IOUT2 = 0 V, temperature range for Y version: 40°C to +125°C. All specifications TMIN to TMAX, unless otherwise noted.
Table 2.
Limit at TMIN, TMAX
Unit
Conditions/Comments
Write Mode
t1
0
ns min
R/W-to-CS setup time
t2
0
ns min
R/W-to-CS hold time
t3
10
ns min
CS low time
t4
10
ns min
Address setup time
t5
0
ns min
Address hold time
t6
6
ns min
Data setup time
t7
0
ns min
Data hold time
t8
5
ns min
R/W high to CS low
t9
7
ns min
CS min high time
t14
10
ns typ
CS rising-to-LDAC falling time
t15
12
ns typ
LDAC pulse width
t16
10
ns typ
CS rising-to-LDAC rising time
t17
10
ns typ
LDAC falling-to-CS rising time
Data Readback Mode
t10
0
ns typ
Address setup time
t11
0
ns typ
Address hold time
t12
5
ns typ
Data access time
35
ns max
t13
5
ns typ
Bus relinquish time
10
ns max
Update Rate
21.3
MSPS
Consists of CS min high time, CS low time, and output voltage settling time
1 Guaranteed by design and characterization, not subject to production test.
0
4463
-0
02
t7
DATA VALID
t6
t2
CS
R/W
DATA
t1
t
2
t13
t12
t3
t
8
t9
DACA/DACB
t4
t5
t11
t10
LDAC2
LDAC1
1ASYNCHRONOUS LDAC UPDATE MODE.
2SYNCHRONOUS LDAC UPDATE MODE.
t16
t14
t15
t17
DATA VALID
Figure 2. Timing Diagram
IOL
200
μA
IOH
200
μA
CL
50pF
TO
OUTPUT
PIN
VOH (MIN) + VOL (MAX)
2
04463-003
Figure 3. Load Circuit for Data Timing Specifications
相關(guān)PDF資料
PDF描述
0210490288 CABLE JUMPER 1.25MM .152M 22POS
GSM06DSAS CONN EDGECARD 12POS R/A .156 SLD
RBA10DTMI CONN EDGECARD 20POS R/A .125 SLD
DC1190A-D BOARD SAR ADC LTC2361
VI-B5X-EY CONVERTER MOD DC/DC 5.2V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD5405EBZ 功能描述:BOARD EVAL FOR AD5405 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5415EB 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk
EVAL-AD5415EBZ 制造商:Analog Devices 功能描述:Evaluation Board For Dual 12-Bit, High Bandwidth, Multiplying DAC With 4-Quadrant Resistors And Serial Interface 制造商:Analog Devices 功能描述:DUAL 12-BIT, HIGH BANDWIDTH, MULTIPLYING DAC W/ 4-QUADRANT R - Bulk
EVAL-AD5415SDZ 功能描述:BOARD EVAL FOR AD5415 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5420EBZ 功能描述:BOARD EVALUATION FOR AD5420 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581