參數(shù)資料
型號(hào): EPM7064AETC100-5
廠商: ALTERA CORP
元件分類: PLD
英文描述: EE PLD, 5 ns, PQFP100
封裝: TQFP-100
文件頁數(shù): 30/51頁
文件大?。?/td> 1559K
代理商: EPM7064AETC100-5
630
Altera Corporation
MAX 7000A Programmable Logic Device Family Data Sheet
Preliminary Information
tPEXP
Parallel expander delay
0.8
1.1
1.3
ns
tLAD
Logic array delay
3.7
5.0
6.0
ns
tLAC
Logic control array delay
3.4
4.6
5.6
ns
tIOE
Internal output enable delay
0.0
ns
tOD1
Output buffer and pad delay
slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
0.6
0.7
0.9
ns
tOD2
Output buffer and pad delay
slow slew rate = off
VCCIO = 2.5 V
C1 = 35 pF
1.1
1.2
1.4
ns
tOD3
Output buffer and pad delay
slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
5.6
5.7
5.9
ns
tZX1
Output buffer enable delay
slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF
4.0
5.0
ns
tZX2
Output buffer enable delay
slow slew rate = off
VCCIO = 2.5 V
C1 = 35 pF
4.5
5.5
ns
tZX3
Output buffer enable delay
slow slew rate = on
VCCIO = 2.5 V or 3.3 V
C1 = 35 pF
9.0
10.0
ns
tXZ
Output buffer disable delay
C1 = 5 pF
4.0
5.0
ns
tSU
Register setup time
1.3
1.7
2.0
ns
tH
Register hold time
2.4
3.8
4.8
ns
tFSU
Register setup time of fast input
1.1
ns
tFH
Register hold time of fast input
1.9
ns
tRD
Register delay
2.1
2.8
3.3
ns
tCOMB
Combinatorial delay
1.5
2.0
2.4
ns
tIC
Array clock delay
3.4
4.6
5.6
ns
tEN
Register enable time
3.4
4.6
5.6
ns
tGLOB
Global control delay
1.4
1.8
2.2
ns
tPRE
Register preset time
3.9
5.2
6.2
ns
tCLR
Register clear time
3.9
5.2
6.2
ns
tPIA
PIA delay
1.3
1.7
2.0
ns
tLPA
Low-power adder
10.0
ns
Table 20. MAX 7000AE Internal Timing Parameters (Part 2 of 2)
Notes (1), (7)
Symbol
Parameter
Conditions
Speed Grade
Unit
-7
-10
-12
Min
Max
Min
Max
Min
Max
相關(guān)PDF資料
PDF描述
EPM7064AETC100-6 EE PLD, 6 ns, PQFP100
EPM7128AETC100-4 EE PLD, 4.5 ns, PQFP100
EPM7128AETC100-6 EE PLD, 6 ns, PQFP100
EPM7128AETI100-6 EE PLD, 6 ns, PQFP100
EPM7256AETC100-6 EE PLD, 6 ns, PQFP100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM7064AETC1007 制造商:Altera Corporation 功能描述:
EPM7064AETC100-7 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 64 Macro 68 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7064AETC100-7N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 64 Macro 68 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7064AETC4410 制造商:Altera Corporation 功能描述:IC MAX ISP PLD 7064 TQFP44 3.3V
EPM7064AETC44-10 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 64 Macro 36 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100