參數(shù)資料
型號: EP4SGX360KF40C4N
廠商: Altera
文件頁數(shù): 57/82頁
文件大小: 0K
描述: IC STRATIX IV FPGA 360K 1517FBGA
產品培訓模塊: Three Reasons to Use FPGA's in Industrial Designs
標準包裝: 3
系列: Stratix® IV GX
LAB/CLB數(shù): 14144
邏輯元件/單元數(shù): 353600
RAM 位總計: 23105536
輸入/輸出數(shù): 744
電源電壓: 0.87 V ~ 0.93 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 1517-BBGA
供應商設備封裝: 1517-FBGA(40x40)
1–52
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
Switching Characteristics
Stratix IV Device Handbook
March 2014
Altera Corporation
Volume 4: Device Datasheet and Addendum
Configuration and JTAG Specifications
Table 1–37 lists the Stratix IV configuration mode specifications.
M144K
Block
Single-port
4K×36
0
1
475
440
380
400
350
MHz
Simple dual-port
2K×72
0
1
465
435
385
375
325
MHz
Simple dual-port
2K×72, with the
read-during-write
option set to Old
Data
0
1
260
240
205
225
200
MHz
Simple dual-port
2K×64 (with
ECC)
0
1
335
300
255
295
250
MHz
True dual-port
4K×36
0
1
400
375
330
350
310
MHz
True dual-port
4K×36, with the
read-during-write
option set to Old
Data
0
1
245
230
205
225
200
MHz
ROM 1 Port
0
1
540
500
435
450
420
MHz
ROM 2 Port
0
1
500
465
400
425
400
MHz
Min Pulse Width
(clock high time)
700
755
860
950
ps
Min Pulse Width
(clock low time)
500
625
690
ps
Notes to Table 1–36:
(1) To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set
to 50% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.
(2) This is only applicable to the Stratix IV E and GX devices.
(3) When you use the error detection CRC feature, there is no degradation in FMAX.
Table 1–36. TriMatrix Memory Block Performance Specifications for Stratix IV Devices (1) (Part 2 of 2)
Memory
Mode
Resources Used
Performance
ALUTs
TriMatrix
Memory
–1 Industrial
and –2 /–2×
Commercial/
Industrial
Speed Grade
–3
Commercial/
Industrial/
Military
Speed Grade
–4
Commercial/
Industrial
Speed Grade
–3
Industrial/
Military
Speed
Grade
(2)
–4
Industrial
Speed
Grade
(2)
Unit
Table 1–37. Configuration Mode Specifications for Stratix IV Devices
Programming Mode
DCLK FMAX
Unit
Min
Typ
Max
Passive serial
125
MHz
Fast passive parallel (1)
——
125
MHz
Fast active serial
17
26
40
MHz
相關PDF資料
PDF描述
24AA014HT-I/ST IC EEPROM 1KBIT 400KHZ 8TSSOP
EP4SGX290FH29I4N IC STRATIX IV FPGA 290K 780HBGA
EP4SGX290FH29C3N IC STRATIX IV FPGA 290K 780HBGA
24AA014HT-I/MS IC EEPROM 1KBIT 400KHZ 8MSOP
EP4SE530F43C4N IC STRATIX IV FPGA 530K 1760FBGA
相關代理商/技術參數(shù)
參數(shù)描述
EP4SGX360KF40I3 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 14144 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX360KF40I3N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 14144 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX360KF40I4 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 14144 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX360KF40I4N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 14144 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX360KF43C2 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 14144 LABs 880 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256