參數(shù)資料
型號(hào): EP4CGX15BN11C8N
廠商: Altera
文件頁(yè)數(shù): 31/42頁(yè)
文件大小: 0K
描述: IC CYCLONE IV FPGA 15K 148QFN
產(chǎn)品培訓(xùn)模塊: Designing an IP Surveillance Camera
Three Reasons to Use FPGA's in Industrial Designs
Cyclone IV FPGA Family Overview
特色產(chǎn)品: Cyclone? IV FPGAs
標(biāo)準(zhǔn)包裝: 176
系列: CYCLONE® IV GX
LAB/CLB數(shù): 900
邏輯元件/單元數(shù): 14400
RAM 位總計(jì): 552960
輸入/輸出數(shù): 72
電源電壓: 1.16 V ~ 1.24 V
安裝類(lèi)型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 148-WQFN 雙排裸露焊盤(pán)
供應(yīng)商設(shè)備封裝: 148-QFN(11x11)
產(chǎn)品目錄頁(yè)面: 602 (CN2011-ZH PDF)
其它名稱(chēng): 544-1474
Chapter 1: Cyclone IV Device Datasheet
1–37
I/O Timing
December 2013
Altera Corporation
I/O Timing
Use the following methods to determine I/O timing:
the Excel-based I/O Timing
the Quartus II timing analyzer
The Excel-based I/O timing provides pin timing performance for each device density
and speed grade. The data is typically used prior to designing the FPGA to get a
timing budget estimation as part of the link timing analysis. The Quartus II timing
analyzer provides a more accurate and precise I/O timing data based on the specifics
of the design after place-and-route is complete.
f The Excel-based I/O Timing spreadsheet is downloadable from Cyclone IV Devices
Literature website.
Glossary
Table 1–46 lists the glossary for this chapter.
Table 1–46. Glossary (Part 1 of 5)
Letter
Term
Definitions
A
——
B
——
C
——
D
——
E
——
F
fHSCLK
High-speed I/O block: High-speed receiver/transmitter input and output clock frequency.
G
GCLK
Input pin directly to Global Clock network.
GCLK PLL
Input pin to Global Clock network through the PLL.
H
HSIODR
High-speed I/O block: Maximum/minimum LVDS data transfer rate (HSIODR = 1/TUI).
I
Input Waveforms
for the SSTL
Differential I/O
Standard
V
IL
V
REF
V
IH
VSWING
相關(guān)PDF資料
PDF描述
REC3-123.3DRW/H/B CONV DC/DC 3W 9-18VIN +/-3.3VOUT
VI-B7Z-CY-F3 CONVERTER MOD DC/DC 2V 20W
VI-23F-CY-S CONVERTER MOD DC/DC 72V 50W
TRJC105K050RRJ CAP TANT 1UF 50V 10% 2312
IR2161SPBF IC HALOGEN CONV CTRL 8-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4CGX15BN11I7N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 FPGA - Cyclone IV GX 900 LABs 72 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4CGX15F17C8 制造商:ALTERA 制造商全稱(chēng):Altera Corporation 功能描述:Cyclone IV Device Datasheet
EP4CGX15F23C8N 制造商:ALTERA 制造商全稱(chēng):Altera Corporation 功能描述:Cyclone IV FPGA Device Faily Overview
EP4CGX15F23I7N 制造商:ALTERA 制造商全稱(chēng):Altera Corporation 功能描述:Cyclone IV Device Datasheet
EP4CGX22 制造商:ALTERA 制造商全稱(chēng):Altera Corporation 功能描述:Cyclone IV FPGA Device Family Overview