<small id="9omrz"><label id="9omrz"></label></small>
  • <input id="9omrz"><strike id="9omrz"><delect id="9omrz"></delect></strike></input>
    <label id="9omrz"></label>
    <tbody id="9omrz"><strike id="9omrz"></strike></tbody>
    <thead id="9omrz"><sup id="9omrz"></sup></thead>
    參數(shù)資料
    型號: EP20K100RI240-2
    英文描述: Field Programmable Gate Array (FPGA)
    中文描述: 現(xiàn)場可編程門陣列(FPGA)
    文件頁數(shù): 93/114頁
    文件大?。?/td> 1623K
    代理商: EP20K100RI240-2
    8
    Altera Corporation
    APEX 20K Programmable Logic Device Family Data Sheet
    All APEX 20K devices are reconfigurable and are 100% tested prior to
    shipment. As a result, test vectors do not have to be generated for fault
    coverage purposes. Instead, the designer can focus on simulation and
    design verification. In addition, the designer does not need to manage
    inventories of different application-specific integrated circuit (ASIC)
    designs; APEX 20K devices can be configured on the board for the specific
    functionality required.
    APEX 20K devices are configured at system power-up with data stored in
    an Altera serial configuration device or provided by a system controller.
    Altera offers in-system programmability (ISP)-capable EPC1, EPC2, and
    EPC16 configuration devices, which configure APEX 20K devices via a
    serial data stream. Moreover, APEX 20K devices contain an optimized
    interface that permits microprocessors to configure APEX 20K devices
    serially or in parallel, and synchronously or asynchronously. The interface
    also enables microprocessors to treat APEX 20K devices as memory and
    configure the device by writing to a virtual memory location, making
    reconfiguration easy.
    After an APEX 20K device has been configured, it can be reconfigured
    in-circuit by resetting the device and loading new data. Real-time changes
    can be made during system operation, enabling innovative reconfigurable
    computing applications.
    APEX 20K devices are supported by the Altera Quartus II development
    system, a single, integrated package that offers HDL and schematic design
    entry, compilation and logic synthesis, full simulation and worst-case
    timing analysis, SignalTap logic analysis, and device configuration. The
    Quartus II software runs on Windows-based PCs, Sun SPARCstations,
    and HP 9000 Series 700/800 workstations.
    The Quartus II software provides NativeLink interfaces to other industry-
    standard PC- and UNIX workstation-based EDA tools. For example,
    designers can invoke the Quartus II software from within third-party
    design tools. Further, the Quartus II software contains built-in optimized
    synthesis libraries; synthesis tools can use these libraries to optimize
    designs for APEX 20K devices. For example, the Synopsys Design
    Compiler library, supplied with the Quartus II development system,
    includes DesignWare functions optimized for the APEX 20K architecture.
    相關(guān)PDF資料
    PDF描述
    EP20K100RI240-2ES FPGA
    EP20K100RI240-3 Field Programmable Gate Array (FPGA)
    EP20K100RI240-3ES FPGA
    EP20K100TC144-1 Field Programmable Gate Array (FPGA)
    EP20K1500EBC652-3ES FPGA
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP20K100RI240-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K100RI240-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    EP20K100RI240-3ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K100TC144-1 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 416 Macro 101 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K100TC144-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA