<tbody id="yczzw"></tbody>
<ins id="yczzw"><noframes id="yczzw"></noframes></ins><small id="yczzw"></small>
  • <kbd id="yczzw"></kbd>
  • 參數(shù)資料
    型號(hào): EP1C6F324I7ES
    廠商: Altera Corporation
    英文描述: Cyclone FPGA Family Data Sheet
    中文描述: 氣旋的FPGA系列數(shù)據(jù)手冊(cè)
    文件頁(yè)數(shù): 12/104頁(yè)
    文件大?。?/td> 763K
    代理商: EP1C6F324I7ES
    2–6
    Preliminary
    Altera Corporation
    January 2007
    Cyclone Device Handbook, Volume 1
    Figure 2–5. Cyclone LE
    Each LE's programmable register can be configured for D, T, JK, or SR
    operation. Each register has data, true asynchronous load data, clock,
    clock enable, clear, and asynchronous load/preset inputs. Global signals,
    general-purpose I/O pins, or any internal logic can drive the register's
    clock and clear control signals. Either general-purpose I/O pins or
    internal logic can drive the clock enable, preset, asynchronous load, and
    asynchronous data. The asynchronous load data input comes from the
    data3
    input of the LE. For combinatorial functions, the LUT output
    bypasses the register and drives directly to the LE outputs.
    Each LE has three outputs that drive the local, row, and column routing
    resources. The LUT or register output can drive these three outputs
    independently. Two LE outputs drive column or row and direct link
    routing connections and one drives local interconnect resources. This
    allows the LUT to drive one output while the register drives another
    output. This feature, called register packing, improves device utilization
    because the device can use the register and the LUT for unrelated
    labclk1
    labclk2
    labclr2
    labpre/aload
    Chip-Wide
    Carry-In1
    Carry-In0
    LAB Carry-In
    Clock &
    Clock Enable
    Select
    LAB Carry-Out
    Carry-Out1
    Carry-Out0
    Look-Up
    Table
    (LUT)
    Carry
    Chain
    Row, column,
    and direct link
    routing
    Row, column,
    and direct link
    routing
    Programmable
    Register
    PRN/ALD
    D
    CLRN
    Q
    ENA
    Register Bypass
    Packed
    Register Select
    Reset
    labclkena1
    labclkena2
    Synchronous
    Load and
    Clear Logic
    LAB-wide
    Synchronous
    Load
    LAB-wide
    Synchronous
    Clear
    Asynchronous
    Clear/Preset/
    Load Logic
    data1
    data2
    data3
    data4
    LUT chain
    routing to next LE
    labclr1
    Local Routing
    Register chain
    output
    ADATA
    addnsub
    Register
    Feedback
    Register chain
    routing from
    previous LE
    相關(guān)PDF資料
    PDF描述
    EP1C6F324I8ES Cyclone FPGA Family Data Sheet
    EP1C6Q100C6ES Cyclone FPGA Family Data Sheet
    EP1C6Q100C7ES Cyclone FPGA Family Data Sheet
    EP1C6Q100C8ES Cyclone FPGA Family Data Sheet
    EP1C6Q100I6ES Cyclone FPGA Family Data Sheet
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP1C6Q240C6 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP1C6Q240C6N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP1C6Q240C7 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP1C6Q240C7N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP1C6Q240C8 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256