參數(shù)資料
型號: DS2760EA
英文描述: High Precision Li-Ion Battery Monitor
中文描述: 高精度鋰離子電池監(jiān)視器
文件頁數(shù): 20/25頁
文件大?。?/td> 126K
代理商: DS2760EA
DS2760
20 of 25
I/O SIGNALING
The 1-Wire bus requires strict signaling protocols to insure data integrity. The four protocols used by the
DS2760 are: the initialization sequence (Reset Pulse followed by Presence Pulse), Write 0, Write 1, and
Read Data. All of these types of signaling except the Presence Pulse are initiated by the bus master.
The initialization sequence required to begin any communication with the DS2760 is shown in Figure 17.
A Presence Pulse following a Reset Pulse indicates the DS2760 is read to accept a Net Address
Command. The bus master transmits (Tx) a Reset Pulse for t
RSTL
. The bus master then releases the line
and goes into receive mode (Rx). The 1-Wire bus line is then pulled high by the pull-up resistor. After
detecting the rising edge on the DQ pin, the DS2760 waits for t
PDH
and then transmits the Presence Pulse
for t
PDL
.
1-WIRE INITIALIZATION SEQUENCE –
Figure 17
WRITE TIME SLOTS
A write time slot is initiated when the bus master pulls the 1-Wire bus from a logic high (inactive) level to
a logic low level. There are two types of write time slots: Write 1 and Write 0. All write time slots must
be t
SLOT
(60 to 120
μ
s) in duration with a 1
μ
s minimum recovery time, t
REC
, between cycles. The
DS2760 samples the 1-Wire bus line between 15 and 60
μ
s after the line falls. If the line is high when
sampled, a Write 1 occurs. If the line is low when sampled, a Write 0 occurs (see Figure 18). For the bus
master to generate a Write 1 time slot, the bus line must be pulled low and then released, allowing the line
to be pulled high within 15
μ
s after the start of the write time slot. For the host to generate a Write 0 time
slot, the bus line must be pulled low and held low for the duration of the write time slot.
READ TIME SLOTS
A read time slot is initiated when the bus master pulls the 1-Wire bus line from a logic high level to a
logic low level. The bus master must keep the bus line low for at least 1
μ
s and then release it to allow
the DS2760 to present valid data. The bus master can then sample the data t
RDV
(15
μ
s) from the start of
the read time slot. By the end of the read time slot, the DS2760 releases the bus line and allows it to be
pulled high by the external pull-up resistor. All read time slots must be t
SLOT
(60 to 120
μ
s) in duration
with a 1
μ
s minimum recovery time, t
REC
, between cycles. See Figure 18 for more information.
t
RSTL
t
PDL
t
RSTH
t
PDH
PACK+
PACK–
LINE TYPE LEGEND:
Bus master active low
DS2760 active low
Resistor pullup
Both bus master and
DS2760 active low
DQ
相關(guān)PDF資料
PDF描述
DS2760T High Precision Li-Ion Battery Monitor
DS2760TA High Precision Li-Ion Battery Monitor
DS2760X High Precision Li-Ion Battery Monitor
DS2760XA High Precision Li-Ion Battery Monitor
DS2770 Battery Monitor and Charge Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS2760EA-025 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:High Precision Li-Ion Battery Monitor
DS2760K 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Li<SUP>+</SUP> Battery Monitor Evaluation Kit
DS2760PALM 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Fuel Pack Demonstration Software for Palm III and m100 PDAs
DS2760T 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:High Precision Li-Ion Battery Monitor
DS2760T-025 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:High Precision Li-Ion Battery Monitor