• <wbr id="xixyo"><tt id="xixyo"></tt></wbr>
  • <pre id="xixyo"><fieldset id="xixyo"></fieldset></pre>
    <ins id="xixyo"><sup id="xixyo"></sup></ins>
  • <dl id="xixyo"><tt id="xixyo"><pre id="xixyo"></pre></tt></dl>
    參數(shù)資料
    型號: DS2154LNA2+
    廠商: Maxim Integrated Products
    文件頁數(shù): 79/124頁
    文件大?。?/td> 0K
    描述: IC TXRX E1 5V 100-LQFP
    產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
    Obsolescence Mitigation Program
    標(biāo)準(zhǔn)包裝: 90
    類型: 收發(fā)器
    驅(qū)動器/接收器數(shù): 1/1
    規(guī)程: E1
    電源電壓: 4.75 V ~ 5.25 V
    安裝類型: 表面貼裝
    封裝/外殼: 100-LQFP
    供應(yīng)商設(shè)備封裝: 100-LQFP(14x14)
    包裝: 托盤
    DS21354/DS21554 3.3V/5V E1 Single-Chip Transceivers
    58 of 124
    the TSRs before the old data is retransmitted. ITU specifications recommend that the ABCD signaling not
    be set to all zeros because they will emulate a CAS multiframe alignment word.
    The TS1 register is special because it contains the CAS multiframe alignment word in its upper nibble.
    The upper nibble must always be set to 0000 or else the terminal at the far end loses multiframe
    synchronization. If the user wishes to transmit a multiframe alarm to the far end, then the TS1.2 bit
    should be set to one. If no alarm is to be transmitted, then the TS1.2 bit should be cleared. The three
    remaining bits in TS1 are the spare bits. If they are not used, they should be set to one. In CCS signaling
    mode, TS1 to TS16 can also be used to insert signaling information. Via the SR2.5 bit, the user will be
    informed when the signaling registers need to be loaded with data. The user has 2ms to load the data
    before the old data will be retransmitted.
    Via the CCR3.6 bit, the user has the option to use the Transmit Channel Blocking Registers (TCBRs) to
    determine on a channel by channel basis, which signaling bits are to be inserted via the TSRs (the
    corresponding bit in the TCBRs = 1) and which are to be sourced from the TSER or TSIG pin (the
    corresponding bit in the TCBRs = 0). See Figure 18-15 for more details.
    9.2.
    Hardware-Based Signaling
    9.2.1.
    Receive Side
    In the receive side of the hardware-based signaling, there are two operating modes for the signaling
    buffer—signaling extraction and signaling reinsertion. Signaling extraction involves pulling the signaling
    bits from the receive data stream and buffering them over a four-multiframe buffer and outputting them in
    a serial PCM fashion on a channel-by-channel basis at the RSIG output. This mode is always enabled. In
    this mode, the receive elastic store may be enabled or disabled. If the receive elastic store is enabled, then
    the backplane clock (RSYSCLK) must be 2.048MHz/4.096MHz/8.192MHz. The ABCD signaling bits
    are output on RSIG in the lower nibble of each channel. The RSIG data is updated once a multiframe
    (2ms) unless a freeze is in effect. See the timing diagrams in Section 18.1 for some examples.
    The other hardware-based signaling operating mode called signaling reinsertion can be invoked by setting
    the RSRE control bit high (CCR3.3 = 1). In this mode, the user provides a multiframe sync at the RSYNC
    pin and the signaling data is realigned at the RSER output according to this applied multiframe boundary.
    In this mode, the elastic store must be enabled and the backplane clock must be
    2.048MHz/4.096MHz/8.192MHz.
    The signaling data in the two-multiframe buffer is frozen in a known good state upon either a loss of
    synchronization (OOF event), carrier loss, or frame slip. To allow this freeze action to occur, the RFE
    control bit (CCR2.0) should be set high. The user can force a freeze by setting the RFF control bit
    (CCR2.1) high. Setting the RFF bit high causes the same freezing action as if a loss of synchronization,
    carrier loss, or slip has occurred.
    The two-multiframe buffer provides an approximate one-multiframe delay in the signaling bits provided
    at the RSIG pin (and at the RSER pin if RSRE = 1 via CCR3.3). When freezing is enabled (RFE = 1), the
    signaling data is held in the last known good state until the corrupting error condition subsides. When the
    error condition subsides, the signaling data is held in the old state for an additional 3ms to 5ms before
    being allowed to be updated with new signaling data.
    相關(guān)PDF資料
    PDF描述
    DS2154L IC TXRX E1 1CHIP 5V ENH 100-LQFP
    DS2155LN IC TXRX T1/E1/J1 1-CHIP 100-LQFP
    DS2156LN+ IC TXRX T1/E1/J1 1-CHIP 100-LQFP
    DS2172T/T&R IC TESTER BIT ERROR RATE 32-TQFP
    DS2174QN+ IC BERT ENHANCED 44-PLCC
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    DS2154LNA2+ 功能描述:網(wǎng)絡(luò)控制器與處理器 IC Enhanced E1 Transceiver RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
    DS2154LND2 功能描述:網(wǎng)絡(luò)控制器與處理器 IC RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
    DS2154LND2+ 制造商:Maxim Integrated Products 功能描述:ENHANCED E1 SCT LQFP REVD2 IND LF - Rail/Tube
    DS2155 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:T1/E1/J1 Single-Chip Transceiver TDM/UTOPIA II Interface
    DS2155_06 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:T1/E1/J1 Single-Chip Transceiver