參數(shù)資料
型號: DS1851
英文描述: Dual Temperature-Controlled NV Digital-to-Analog Converters
文件頁數(shù): 11/17頁
文件大小: 202K
代理商: DS1851
DS1851
11 of 17
Data valid:
The state of the data line represents valid data when, after a START condition, the data line
is stable for the duration of the HIGH period of the clock signal. The data on the line can be changed
during the LOW period of the clock signal. There is one clock pulse per bit of data. Figures 3 and 4 detail
how data transfer is accomplished on the 2-wire bus. Depending upon the state of the R/W bit, two types
of data transfer are possible.
Each data transfer is initiated with a START condition and terminated with a STOP condition. The
number of data bytes transferred between START and STOP conditions is not limited and is determined
by the master device. The information is transferred byte-wise and each receiver acknowledges with a
ninth bit.
Within the bus specifications, a regular mode (100kHz clock rate) and a fast mode (400kHz clock rate)
are defined. The DS1851 works in both modes.
Acknowledge:
Each receiving device, when addressed, generates an acknowledge after the reception of
each byte. The master device must generate an extra clock pulse that is associated with this acknowledge
bit.
A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a
way that the SDA line is a stable low during the high period of the acknowledge-related clock pulse. Of
course, setup and hold times must be taken into account. A master must signal an end-of-data to the slave
by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case,
the slave must leave the data line high to enable the master to generate the STOP condition.
1)
Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is
the command/control byte, followed by a number of data bytes. The slave returns an acknowledge bit
after each received byte.
2)
Data transfer from a slave transmitter to a master receiver. The master transmits the first byte (the
command/control byte) to the slave. The slave then returns an acknowledge bit. Next, follows a
number of data bytes transmitted by the slave to the master. The master returns an acknowledge bit
after all received bytes other than the last byte. At the end of the last received byte, a ‘not
acknowledge’ can be returned.
The master device generates all serial clock pulses and the START and STOP conditions. A transfer is
ended with a STOP condition or with a repeated START condition. Since a repeated START condition is
also the beginning of the next serial transfer, the bus will not be released.
相關(guān)PDF資料
PDF描述
DS1851E-010 Dual Temperature-Controlled NV Digital-to-Analog Converters
DS1851E-010TR Dual Temperature-Controlled NV Digital-to-Analog Converters
DS1866 Log Trimmer Potentiometer
DS1866Z Log Trimmer Potentiometer
DS18B20Z Programmable Resolution 1-Wire Digital Thermometer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS1851E-010 功能描述:數(shù)模轉(zhuǎn)換器- DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
DS1851E-010+ 功能描述:數(shù)模轉(zhuǎn)換器- DAC Dual Temp Controlled NV Variable Resistor RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
DS1851E-010+T&R 制造商:Maxim Integrated Products 功能描述:DAC 2CH 8BIT 8TSSOP - Tape and Reel 制造商:Maxim Integrated Products 功能描述:IC DAC DUAL NV TEMP CNTRL 8TSSOP
DS1851E-010+T&R 功能描述:數(shù)模轉(zhuǎn)換器- DAC Dual Temp Controlled NV Variable Resistor RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
DS1851E-010+TRL 制造商:Maxim Integrated Products 功能描述:- Tape and Reel