參數(shù)資料
型號(hào): DS1693
廠商: Maxim Integrated Products
文件頁數(shù): 13/36頁
文件大小: 0K
描述: IC RTC W/NV RAM 3V/5V 28-EDIP
標(biāo)準(zhǔn)包裝: 12
類型: 時(shí)鐘/日歷
特點(diǎn): NVSRAM
存儲(chǔ)容量: 114B
時(shí)間格式: HH:MM:SS(12/24 小時(shí))
數(shù)據(jù)格式: YY-MM-DD-dd
接口: 并聯(lián)
電源電壓: 2.7 V ~ 3.3 V,4.5 V ~ 5.5 V
電壓 - 電源,電池: 2.5 V ~ 3.7 V
工作溫度: 0°C ~ 70°C
安裝類型: 通孔
封裝/外殼: 28-DIP 模塊(0.600",15.24mm)
供應(yīng)商設(shè)備封裝: 28-EDIP
包裝: 管件
DS1689/DS1693
20 of 36
applied, the on-chip logic always attempts to drive the
PWR pin active in response to the enabled
kickstart or wake-up condition. This is true even if
PWR was previously inactive as the result of power
being applied by some means other than wake-up or kickstart.
The system can be powered down under software control by setting the PAB bit to logic 1. This causes
the open-drain
PWR pin to be placed in a high-impedance state, as shown at the beginning of interval 4 in
the timing diagram. As VCC voltage decays, the IRQ output pin is placed in a high-impedance state when
VCC goes below VPF. If the system is to be again powered on in response to a wake-up or kickstart, then
both the WF and KF flags should be cleared and WIE and/or KSE should be enabled prior to setting the
PAB bit.
During interval 5, the system is fully powered down. Battery backup of the clock calendar and NV RAM
is in effect,
PWR and IRQ are tri-stated, and monitoring of wake-up and kickstart takes place.
RAM CLEAR
The DS1689/DS1693 provide a RAM clear function for the 114 bytes of user RAM. When enabled, this
function can be performed regardless of the condition of the VCC pin.
The RAM clear function is enabled or disabled via the RAM Clear Enable bit (RCE; bank 1, register
04BH). When this bit is set to logic 1, the 114 bytes of user RAM are cleared (all bits set to 1) when an
active-low transition is sensed on the
RCLR pin. This action has no effect on either the clock/calendar
settings or upon the contents of the external extended RAM. The RAM clear flag (RF, bank 1, register
04BH) is set when the RAM clear operation has been completed. If VCC is present at the time of the RAM
clear and RIE = 1, the
IRQ line is also driven low upon completion. The interrupt condition can be
cleared by writing a 0 to the RF bit. The
IRQ line then returns to its inactive high level, provided there are
no other pending interrupts. Once the
RCLR pin is activated, all read/write accesses are locked out for a
minimum recover time, specified as tREC in the Electrical Characteristics section.
When RCE is cleared to 0, the RAM clear function is disabled. The state of the
RCLR pin has no effect
on the contents of the user RAM, and transitions on the
RCLR pin have no effect on RF.
相關(guān)PDF資料
PDF描述
MS3450W18-13PX CONN RCPT 4POS WALL MNT W/PINS
MCP4262T-104E/MF IC POT DGTL DUAL 100K RHEO 10DFN
MS3450W18-13PW CONN RCPT 4POS WALL MNT W/PINS
MCP4262T-503E/MF IC POT DGTL DUAL 50K RHEO 10DFN
DS1746WP-120 IC RTC RAM Y2K 3.3V 120NS 34-PCM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS1693+ 功能描述:實(shí)時(shí)時(shí)鐘 RoHS:否 制造商:Microchip Technology 功能:Clock, Calendar. Alarm RTC 總線接口:I2C 日期格式:DW:DM:M:Y 時(shí)間格式:HH:MM:SS RTC 存儲(chǔ)容量:64 B 電源電壓-最大:5.5 V 電源電壓-最小:1.8 V 最大工作溫度:+ 85 C 最小工作溫度: 安裝風(fēng)格:Through Hole 封裝 / 箱體:PDIP-8 封裝:Tube
DS1697N WAF 制造商:Texas Instruments 功能描述:
DS1699-010 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:ELECTRONIC DIGITAL RHEOSTAT
DS1699-10 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:ELECTRONIC DIGITAL RHEOSTAT
DS1699-100 制造商:DALLAS 制造商全稱:Dallas Semiconductor 功能描述:ELECTRONIC DIGITAL RHEOSTAT