LTC2484
16
2484fd
APPLICATIONS INFORMATION
indicating the initiation of a new conversion cycle. This
bit serves as EOC (bit 31) for the next conversion cycle.
Table 3 summarizes the output data format.
As long as the voltage on the IN+ and IN– pins is maintained
within the –0.3V to (VCC + 0.3V) absolute maximum
operating range, a conversion result is generated for any
differential input voltage VIN from –FS = –0.5 VREF to
+FS = 0.5 VREF. For differential input voltages greater
than +FS, the conversion result is clamped to the value
corresponding to the +FS + 1LSB. For differential input
voltages below –FS, the conversion result is clamped to
the value corresponding to –FS – 1LSB.
Conversion Clock
A major advantage the delta-sigma converter offers over
conventional type converters is an on-chip digital lter
(commonly implemented as a SINC or Comb lter). For
high resolution, low frequency applications, this lter is
typically designed to reject line frequencies of 50Hz or 60Hz
plus their harmonics. The lter rejection performance is
directly related to the accuracy of the converter system
clock. The LTC2484 incorporates a highly accurate on-chip
oscillator. This eliminates the need for external frequency
setting components such as crystals or oscillators.
Frequency Rejection Selection (fO)
The LTC2484 internal oscillator provides better than 110dB
normal mode rejection at the line frequency and all its
harmonics (up to the 255th) for 50Hz ±2% or 60Hz ±2%,
or better than 87dB normal mode rejection from 48Hz to
62.4Hz. The rejection mode is selected by writing to the
on-chip conguration register and the default mode at
POR is simultaneous 50Hz/60Hz rejection.
When a fundamental rejection frequency different from
50Hz or 60Hz is required or when the converter must be
synchronized with an outside source, the LTC2484 can
operate with an external conversion clock. The converter
automatically detects the presence of an external clock
signal at the fO pin and turns off the internal oscillator.
The frequency fEOSC of the external signal must be at least
10kHz to be detected. The external clock signal duty cycle
is not signicant as long as the minimum and maximum
specications for the high and low periods tHEO and tLEO
are observed.
While operating with an external conversion clock of a
frequency fEOSC, the LTC2484 provides better than 110dB
normal mode rejection in a frequency range of fEOSC/5120
±4% and its harmonics. The normal mode rejection as a
function of the input frequency deviation from fEOSC/5120
is shown in Figure 3.
Whenever an external clock is not present at the fO pin,
the converter automatically activates its internal oscilla-
tor and enters the internal conversion clock mode. The
LTC2484 operation will not be disturbed if the change of
conversion clock source occurs during the sleep state
or during the data output state while the converter uses
Table 3. LTC2484 Output Data Format
DIFFERENTIAL INPUT VOLTAGE
VIN*
BIT 31
EOC
BIT 30
DMY
BIT 29
SIG
BIT 28
MSB
BIT 27
BIT 26
BIT 25
…
BIT 0
VIN* ≥ FS**
0011000
…
0
FS** – 1LSB
0010111
…
1
0.5 FS**
0010100
…
0
0.5 FS** – 1LSB
0
1
0
1
…
1
0
1/0***
0
…
0
–1LSB
0
001111
…
1
–0.5 FS**
0001100
…
0
–0.5 FS** – 1LSB
0
1
0
1
…
1
–FS**
0
001000
…
0
VIN* < –FS**
0
1
…
1
* The differential input voltage VIN = IN+ – IN–.
** The full-scale voltage FS = 0.5 VREF.
*** The sign bit changes state during the 0 output code when the device is operating in the 2
× speed mode.