<td id="tmu4n"></td>
    <div id="tmu4n"></div>
    1. 參數(shù)資料
      型號: CYV15G0204RB-BGC
      廠商: CYPRESS SEMICONDUCTOR CORP
      元件分類: 通信及網(wǎng)絡
      英文描述: Independent Clock Dual HOTLink II⑩ Reclocking Deserializer
      中文描述: SPECIALTY TELECOM CIRCUIT, PBGA256
      封裝: 27 X 27 MM, 1.57 MM HEIGHT, TBGA-256
      文件頁數(shù): 10/24頁
      文件大?。?/td> 332K
      代理商: CYV15G0204RB-BGC
      CYV15G0204RB
      Document #: 38-02103 Rev. *C
      Page 10 of 24
      CYV15G0204RB HOTLink II Operation
      The CYV15G0204RB is a highly configurable, independent
      clocking, dual-channel reclocking deserializer designed to
      support reliable transfer of large quantities of digital video
      data, using high-speed serial links from multiple sources to
      multiple destinations. This device supports two 10-bit
      channels.
      CYV15G0204RB Receive Data Path
      Serial Line Receivers
      Two differential Line Receivers, INx1± and INx2±, are
      available on each channel for accepting serial data streams.
      The active Serial Line Receiver on a channel is selected using
      the associated INSELx input. The Serial Line Receiver inputs
      are differential, and can accommodate wire interconnect and
      filtering losses or transmission line attenuation greater than
      16 dB. For normal operation, these inputs should receive a
      signal of at least VI
      DIFF
      > 100 mV, or 200 mV peak-to-peak
      differential. Each Line Receiver can be DC- or AC-coupled to
      +3.3V powered fiber-optic interface modules (any ECL/PECL
      family, not limited to 100K PECL) or AC-coupled to +5V
      powered optical modules. The common-mode tolerance of
      these line receivers accommodates a wide range of signal
      termination voltages. Each receiver provides internal
      DC-restoration, to the center of the receiver’s common mode
      range, for AC-coupled signals.
      Signal Detect/Link Fault
      Each selected Line Receiver (i.e., that routed to the clock and
      data recovery PLL) is simultaneously monitored for
      analog amplitude above amplitude level selected by
      SDASELx
      transition density above the specified limit
      range controls report the received data stream inside
      normal frequency range (±1500
      [21]
      ppm)
      receive channel enabled
      Presence of reference clock
      ULCx is not asserted.
      All of these conditions must be valid for the Signal Detect block
      to indicate a valid signal is present. This status is presented on
      the LFIx (Link Fault Indicator) output associated with each
      receive channel, which changes synchronous to the receive
      interface clock.
      Analog Amplitude
      While most signal monitors are based on fixed constants, the
      analog amplitude level detection is adjustable to allow
      operation with highly attenuated signals, or in high-noise
      environments. The analog amplitude level detection is set by
      the SDASELx latch via device configuration interface. The
      SDASELx latch sets the trip point for the detection of a valid
      signal at one of three levels, as listed in
      Table 1
      . This control
      input affects the analog monitors for both receive channels.
      The Analog Signal Detect monitors are active for the Line
      Receiver as selected by the associated INSELx input.
      Transition Density
      The Transition Detection logic checks for the absence of
      transitions spanning greater than six transmission characters
      (60 bits). If no transitions are present in the data received, the
      Detection logic for that channel asserts LFIx.
      Range Controls
      The CDR circuit includes logic to monitor the frequency of the
      PLL Voltage Controlled Oscillator (VCO) used to sample the
      incoming data stream. This logic ensures that the VCO
      operates at, or near the rate of the incoming data stream for
      two primary cases:
      when the incoming data stream resumes after a time in
      which it has been “missing.”
      when the incoming data stream is outside the acceptable
      signaling rate range.
      To perform this function, the frequency of the RXPLL VCO is
      periodically compared to the frequency of the TRGCLKx±
      input. If the VCO is running at a frequency beyond
      ±1500 ppm
      [21]
      as defined by the TRGCLKx± frequency, it is
      periodically forced to the correct frequency (as defined by
      TRGCLKx±, SPDSELx, and TRGRATEx) and then released in
      an attempt to lock to the input data stream.
      The sampling and relock period of the Range Control is calcu-
      lated as follows: RANGE_CONTROL_ SAMPLING_PERIOD
      = (RECOVERED BYTE CLOCK PERIOD) * (4096).
      Power
      V
      CC
      GND
      +3.3V Power
      .
      Signal and Power Ground for all internal circuits
      .
      Pin Definitions
      (continued)
      CYV15G0204RB Dual HOTLink II Deserializing Reclocker
      Name
      I/O Characteristics
      Signal Description
      Table 1. Analog Amplitude Detect Valid Signal Levels
      [5]
      SDASEL
      00
      01
      10
      11
      Typical Signal with Peak Amplitudes Above
      Analog Signal Detector is disabled
      140 mV p-p differential
      280 mV p-p differential
      420 mV p-p differential
      Note
      5. The peak amplitudes listed in this table are for typical waveforms that have generally 3–4 transitions for every ten bits. In a worse case environment the signals
      may have a sine-wave appearance (highest transition density with repeating 0101...). Signal peak amplitudes levels within this environment type could increase
      the values in the table above by approximately 100 mV.
      [+] Feedback
      相關PDF資料
      PDF描述
      CYV15G0204RB-BGXC Independent Clock Dual HOTLink II⑩ Reclocking Deserializer
      CYV15G0204TRB Independent Clock HOTLink II⑩ Dual Serializer and Dual Reclocking Deserializer
      CYV15G0204TRB-BGC Independent Clock HOTLink II⑩ Dual Serializer and Dual Reclocking Deserializer
      CYV15G0204TRB-BGXC Independent Clock HOTLink II⑩ Dual Serializer and Dual Reclocking Deserializer
      CYV15G0401DXB Quad HOTLink II Transceiver
      相關代理商/技術參數(shù)
      參數(shù)描述
      CYV15G0204RB-BGXC 功能描述:IC DESERIAL HOTLINK 256LBGA RoHS:是 類別:集成電路 (IC) >> 接口 - 串行器,解串行器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 功能:解串器 數(shù)據(jù)速率:2.5Gbps 輸入類型:串行 輸出類型:并聯(lián) 輸入數(shù):- 輸出數(shù):24 電源電壓:1.8 V ~ 3.3 V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:64-TQFP 裸露焊盤 供應商設備封裝:64-TQFP-EP(10x10) 包裝:管件
      CYV15G0204TRB 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Independent Clock HOTLink II⑩ Dual Serializer and Dual Reclocking Deserializer
      CYV15G0204TRB-BGC 功能描述:視頻 IC 2x Indep Reclocker Serializer COM RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel
      CYV15G0204TRB-BGXC 功能描述:視頻 IC 2x Indep Reclocker Serializer COM RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel
      CYV15G0401DXB 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Quad HOTLink II⑩ Transceiver