參數(shù)資料
型號(hào): CY7C1041B-20VC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 256K x 16 Static RAM
中文描述: 256K X 16 STANDARD SRAM, 20 ns, PDSO44
封裝: 0.400 INCH, PLASTIC, SOJ-44
文件頁(yè)數(shù): 4/10頁(yè)
文件大?。?/td> 360K
代理商: CY7C1041B-20VC
CY7C1041B
4
Switching Characteristics
[4]
Over the Operating Range
7C1041B-12
Min.
7C1041B-15
Min.
7C1041B-17
Min.
Parameter
READ CYCLE
t
power
t
RC
t
AA
t
OHA
t
ACE
t
DOE
t
LZOE
t
HZOE
t
LZCE
t
HZCE
t
PU
t
PD
t
DBE
t
LZBE
t
HZBE
WRITE CYCLE
[8, 9]
t
WC
t
SCE
t
AW
t
HA
t
SA
t
PWE
t
SD
t
HD
t
LZWE
t
HZWE
t
BW
Notes:
4.
Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified
I
/I
and 30-pF load capacitance.
5.
This part has a voltage regulator which steps down the voltage from 5V to 3.3V internally. t
power
time has to be provided initially before a read/write operation
is started.
6.
t
, t
, and t
are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured
±
500 mV from steady-state voltage.
7.
At any given temperature and voltage condition, t
is less than t
, t
is less than t
, and t
is less than t
for any given device.
8.
The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of
these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
9.
The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of t
HZWE
and t
SD
.
Description
Max.
Max.
Max.
Unit
V
CC
(typical) to the First Access
[5]
Read Cycle Time
Address to Data Valid
Data Hold from Address Change
CE LOW to Data Valid
OE LOW to Data Valid
OE LOW to Low Z
OE HIGH to High Z
[6, 7]
CE LOW to Low Z
[7]
CE HIGH to High Z
[6, 7]
CE LOW to Power-Up
CE HIGH to Power-Down
Byte Enable to Data Valid
Byte Enable to Low Z
Byte Disable to High Z
1
12
1
15
1
ms
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
17
12
15
17
3
3
3
12
6
15
7
17
7
0
0
0
6
7
7
3
3
3
6
7
7
0
0
0
12
6
15
7
17
7
0
0
0
6
7
7
Write Cycle Time
CE LOW to Write End
Address Set-Up to Write End
Address Hold from Write End
Address Set-Up to Write Start
WE Pulse Width
Data Set-Up to Write End
Data Hold from Write End
WE HIGH to Low Z
[7]
WE LOW to High Z
[6, 7]
Byte Enable to End of Write
12
10
10
0
0
10
7
0
3
15
12
12
0
0
12
8
0
3
17
14
14
0
0
14
8
0
3
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
6
7
7
10
12
12
相關(guān)PDF資料
PDF描述
CY7C1041B-20VI 256K x 16 Static RAM
CY7C1041B-20ZC 256K x 16 Static RAM
CY7C1041B-20ZI 256K x 16 Static RAM
CY7C1041B-25VC 256K x 16 Static RAM
CY7C1041B-25VI 256K x 16 Static RAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY7C1041B-20ZXC 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY7C1041B-20ZXCT 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY7C1041B-20ZXI 制造商:Cypress Semiconductor 功能描述:ASYNC SRAM 4M SMD 7C1041 TSOP44
CY7C1041BL-15ZC 制造商:Rochester Electronics LLC 功能描述:4MB (256K X 16)- FAST ASYNCH SRAM - Bulk
CY7C1041BL15ZXC 制造商:Cypress Semiconductor 功能描述: