參數資料
型號: CY3930V388-83NC
廠商: Cypress Semiconductor Corp.
英文描述: CPLDs at FPGA Densities
中文描述: CPLD器件在FPGA的密度
文件頁數: 34/86頁
文件大?。?/td> 1235K
代理商: CY3930V388-83NC
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. *H
Page 34 of 86
Switching Waveforms
(continued)
Channel Memory Synchronous FIFO Empty/Write Timing
WRITE ENABLE
t
CHMCLK
t
CHMFS
t
CHMFH
D
n+1
REGISTERED
INPUT
EMPTY FLAG
(Active LOW)
PORT A CLOCK
READ ENABLE
t
CHMSKEW2
t
CHMFO
t
CHMFO
t
CHMFRDV
PORT B CLOCK
RE
REGISTERED
OUTPUT
相關PDF資料
PDF描述
CY3930V388-83NI CPLDs at FPGA Densities
CY3930V484-200NTC CPLDs at FPGA Densities
CY3930V484-200NTI CPLDs at FPGA Densities
CY3930V484-233BBC CPLDs at FPGA Densities
CY3930V484-233BBI CPLDs at FPGA Densities
相關代理商/技術參數
參數描述
CY3930V484-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V484-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V484-125BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V484-125BGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V484-125MBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities