參數(shù)資料
    型號: CY39200V256-200MGC
    廠商: Cypress Semiconductor Corp.
    英文描述: CPLDs at FPGA Densities
    中文描述: CPLD器件在FPGA的密度
    文件頁數(shù): 37/86頁
    文件大?。?/td> 1212K
    代理商: CY39200V256-200MGC
    Delta39K ISR
    CPLD Family
    Document #: 38-03039 Rev. *H
    Page 37 of 86
    Switching Waveforms
    (continued)
    Channel Memory Synchronous FIFO Master Reset Timing
    MASTER
    RESET INPUT
    READ ENABLE /
    WRITE ENABLE
    EMPTY/FULL
    PROGRAMMABLE
    ALMOST EMPTY
    t
    CHMFRS
    t
    CHMFRSR
    t
    CHMFRSF
    t
    CHMFRSF
    t
    CHMFRSF
    HALF-FULL/
    PROGRAMMABLE
    ALMOST FULL
    REGISTERED
    OUTPUT
    FLAGS
    FLAGS
    Pin Count
    208 = 208 Leads
    256 = 256 Balls
    388 = 388 Balls
    484 = 484 Balls
    676 = 676 Balls
    C Y 3 9 1 0 0 V 6 7 6 - 2 0 0 M B C
    Cypress Semiconductor ID
    Family Type
    39 = Delta39K Family
    Gate Density
    30=30k Usable Gates
    50=50k Usable Gates
    100=100k Usable Gates
    165 = 165k Usable Gates
    200 = 200k Usable Gates
    Speed
    233 = 233 MHz 125 = 125 MHz
    200 = 200 MHz 83 = 83 MHz
    181 = 181 MHz
    Package Type
    N = Plastic Quad Flat Pack (PQFP)
    NT = Thermally Enhanced Quad Flat Pack (EQFP)
    BG = Ball Grid Array (BGA)
    BB = Fine-pitch Ball Grid Array (FBGA)
    1.0-mm Lead Pitch
    MG = Self-Boot Solution -- Ball Grid Array
    MB = Self-Boot Solution -- Fine Pitch Ball Grid Array
    1.0-mm Lead Pitch
    Operating Conditions
    Commercial
    Industrial
    0°C to +70°C
    --40°C to +85°C
    Operating Reference Voltage
    V = 3.3V or 2.5V Supply Voltage
    Z = 1.8V Supply Voltage
    相關(guān)PDF資料
    PDF描述
    CY3930Z256-200MGC CPLDs at FPGA Densities
    CY3950Z256-200MGC CPLDs at FPGA Densities
    CY3930V208-200NTC CAP CERM 1.0UF 500V X7R 10% RAD
    CY3950V208-200NTC CPLDs at FPGA Densities
    CY39100V208-200NTC CPLDs at FPGA Densities
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    CY39200V256-233MGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
    CY39200V256-233MGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
    CY39200V256-233NTC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
    CY39200V388-125MGC 功能描述:IC CPLD 200K GATE 388-BGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - CPLD(復雜可編程邏輯器件) 系列:Delta 39K™ ISR™ 標準包裝:40 系列:ispMACH® 4000C 可編程類型:系統(tǒng)內(nèi)可編程 最大延遲時間 tpd(1):5.0ns 電壓電源 - 內(nèi)部:1.65 V ~ 1.95 V 邏輯元件/邏輯塊數(shù)目:32 宏單元數(shù):512 門數(shù):- 輸入/輸出數(shù):128 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:176-LQFP 供應商設(shè)備封裝:176-TQFP(24x24) 包裝:托盤
    CY39200V388-181MGC 制造商:Cypress Semiconductor 功能描述: