• 參數(shù)資料
    型號(hào): CY39030Z484-83BGC
    廠商: Cypress Semiconductor Corp.
    英文描述: CPLDs at FPGA Densities
    中文描述: CPLD器件在FPGA的密度
    文件頁數(shù): 25/86頁
    文件大?。?/td> 1235K
    代理商: CY39030Z484-83BGC
    Delta39K ISR
    CPLD Family
    Document #: 38-03039 Rev. *H
    Page 25 of 86
    Switching Waveforms
    (continued)
    Registered Output with Synchronous Clocking (Macrocell)
    t
    MCS
    INPUT
    SYNCHRONOUS
    t
    MCCO
    REGISTERED
    OUTPUT
    t
    MCH
    CLOCK
    Registered Input in I/O Cell
    t
    IOS
    DATA
    INPUT
    INPUT REGISTER
    CLOCK
    t
    IOCO
    REGISTERED
    OUTPUT
    t
    IOH
    Clock to Clock
    INPUT REGISTER
    CLOCK
    MACROCELL
    REGISTER CLOCK
    t
    SCS
    t
    ICS
    PT Clock to PT Clock
    DATA
    INPUT
    PT CLOCK
    t
    SCS2PT
    t
    MCSPT
    相關(guān)PDF資料
    PDF描述
    CY39030Z484-83BGI CPLDs at FPGA Densities
    CY39030Z484-83MBC CPLDs at FPGA Densities
    CY39030Z484-83MBI CPLDs at FPGA Densities
    CY39030Z484-83MGC CPLDs at FPGA Densities
    CY39030Z484-83MGI CPLDs at FPGA Densities
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    CY39030Z676-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
    CY39030Z676-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
    CY39030Z676-125BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
    CY39030Z676-125BGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
    CY39030Z676-125MBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities