<rt id="nakq3"></rt>

<rt id="nakq3"><small id="nakq3"></small></rt>
      <li id="nakq3"><dl id="nakq3"></dl></li>
          <span id="nakq3"><noframes id="nakq3">
          收藏本站
          • 您好,
            買賣IC網(wǎng)歡迎您。
          • 請登錄
          • 免費注冊
          • 我的買賣
          • 新采購0
          • VIP會員服務(wù)
          • [北京]010-87982920
          • [深圳]0755-82701186
          • 網(wǎng)站導(dǎo)航
          發(fā)布緊急采購
          • IC現(xiàn)貨
          • IC急購
          • 電子元器件
          VIP會員服務(wù)
          • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄379022 > CY3764VP48-66UXC (Cypress Semiconductor Corp.) 5V, 3.3V, ISRTM High-Performance CPLDs PDF資料下載
          參數(shù)資料
          型號: CY3764VP48-66UXC
          廠商: Cypress Semiconductor Corp.
          英文描述: 5V, 3.3V, ISRTM High-Performance CPLDs
          中文描述: 為5V,3.3V,ISRTM高性能的CPLD
          文件頁數(shù): 1/64頁
          文件大?。?/td> 1798K
          代理商: CY3764VP48-66UXC
          當(dāng)前第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁
          5V, 3.3V, ISR High-Performance CPLDs
          Ultra37000 CPLD Family
          Cypress Semiconductor Corporation
          Document #: 38-03007 Rev. *D
          3901 North First Street
          San Jose
          ,
          CA 95134
          408-943-2600
          Revised October 25, 2004
          Features
          In-System Reprogrammable (ISR) CMOS CPLDs
          — JTAG interface for reconfigurability
          — Design changes do not cause pinout changes
          — Design changes do not cause timing changes
          High density
          — 32 to 512 macrocells
          — 32 to 264 I/O pins
          — Five dedicated inputs including four clock pins
          Simple timing model
          — No fanout delays
          — No expander delays
          — No dedicated vs. I/O pin delays
          — No additional delay through PIM
          — No penalty for using full 16 product terms
          — No delay for steering or sharing product terms
          3.3V and 5V versions
          PCI-compatible
          [1]
          Programmable bus-hold capabilities on all I/Os
          Intelligent product term allocator provides:
          — 0 to 16 product terms to any macrocell
          — Product term steering on an individual basis
          — Product term sharing among local macrocells
          Flexible clocking
          — Four synchronous clocks per device
          — Product term clocking
          — Clock polarity control per logic block
          Consistent package/pinout offering across all densities
          — Simplifies design migration
          — Same pinout for 3.3V and 5.0V devices
          Packages
          — 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
          BGA, and Fine-Pitch BGA packages
          — Lead(Pb)-free packages available
          Note:
          1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
          CC
          , PCI V
          IH
          = 2V.
          General Description
          The Ultra37000 family of CMOS CPLDs provides a range of
          high-density programmable logic solutions with unparalleled
          system performance. The Ultra37000 family is designed to
          bring the flexibility, ease of use, and performance of the 22V10
          to high-density CPLDs. The architecture is based on a number
          of logic blocks that are connected by a Programmable Inter-
          connect Matrix (PIM). Each logic block features its own
          product term array, product term allocator, and 16 macrocells.
          The PIM distributes signals from the logic block outputs and all
          input pins to the logic block inputs.
          All of the Ultra37000 devices are electrically erasable and
          In-System Reprogrammable (ISR), which simplifies both
          design and manufacturing flows, thereby reducing costs. The
          ISR feature provides the ability to reconfigure the devices
          without having design changes cause pinout or timing
          changes. The Cypress ISR function is implemented through a
          JTAG-compliant serial interface. Data is shifted in and out
          through the TDI and TDO pins, respectively. Because of the
          superior routability and simple timing model of the Ultra37000
          devices, ISR allows users to change existing logic designs
          while simultaneously fixing pinout assignments and
          maintaining system performance.
          The entire family features JTAG for ISR and boundary scan,
          and is compatible with the PCI Local Bus specification,
          meeting the electrical and timing requirements. The
          Ultra37000 family features user programmable bus-hold
          capabilities on all I/Os.
          Ultra37000 5.0V Devices
          The Ultra37000 devices operate with a 5V supply and can
          support 5V or 3.3V I/O levels. V
          CCO
          connections provide the
          capability of interfacing to either a 5V or 3.3V bus. By
          connecting the V
          CCO
          pins to 5V the user insures 5V TTL levels
          on the outputs. If V
          CCO
          is connected to 3.3V the output levels
          meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
          These devices require 5V ISR programming.
          Ultra37000V 3.3V Devices
          Devices operating with a 3.3V supply require 3.3V on all V
          CCO
          pins, reducing the device’s power consumption. These
          devices support 3.3V JEDEC standard CMOS output levels,
          and are 5V-tolerant. These devices allow 3.3V ISR
          programming.
          相關(guān)PDF資料
          PDF描述
          CY37128VP48-66UXC 5V, 3.3V, ISRTM High-Performance CPLDs
          CY37256VP48-66UXC 5V, 3.3V, ISRTM High-Performance CPLDs
          CY37384VP48-66UXC 5V, 3.3V, ISRTM High-Performance CPLDs
          CY37256VP48-66YXC 5V, 3.3V, ISRTM High-Performance CPLDs
          CY37384VP48-66YXC 5V, 3.3V, ISRTM High-Performance CPLDs
          相關(guān)代理商/技術(shù)參數(shù)
          參數(shù)描述
          CY38050V208-125NTC 制造商:Cypress Semiconductor 功能描述:CPLD QUANTUM38K 72K GATES 768 MCRCLLS COMM 0.18UM 2.5V/3.3V - Bulk
          CY38050V208-125NTI 制造商:Cypress Semiconductor 功能描述:CPLD QUANTUM38K 72K GATES 768 MCRCLLS IND 0.18UM 2.5V/3.3V 2 - Bulk
          CY38050V208-83NTC 制造商:Cypress Semiconductor 功能描述:CPLD QUANTUM38K 72K GATES 768 MCRCLLS COMM 0.18UM 2.5V/3.3V - Bulk
          CY38050V208-83NTI 制造商:Cypress Semiconductor 功能描述:CPLD QUANTUM38K 72K GATES 768 MCRCLLS IND 0.18UM 2.5V/3.3V 2 - Bulk
          CY38100V208-125NTI 制造商:Cypress Semiconductor 功能描述:CPLD QUANTUM38K 144K GATES 1536 MCRCLLS IND 0.18UM 2.5V/3.3V - Bulk
          發(fā)布緊急采購,3分鐘左右您將得到回復(fù)。

          采購需求

          (若只采購一條型號,填寫一行即可)

          發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

          發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

          *型號 *數(shù)量 廠商 批號 封裝
          添加更多采購

          我的聯(lián)系方式

          *
          *
          *
          • VIP會員服務(wù) |
          • 廣告服務(wù) |
          • 付款方式 |
          • 聯(lián)系我們 |
          • 招聘銷售 |
          • 免責(zé)條款 |
          • 網(wǎng)站地圖

          感谢您访问我们的网站,您可能还对以下资源感兴趣:

          两性色午夜免费视频
            <span id="rxwnk"><small id="rxwnk"><rt id="rxwnk"></rt></small></span>
                <rt id="rxwnk"></rt>

                <li id="rxwnk"></li>