參數(shù)資料
型號: CY2412SC-2
英文描述: MISCELLANEOUS CLOCK GENERATOR|SOP|8PIN|PLASTIC
中文描述: 雜項時鐘發(fā)生器|??苵 8引腳|塑料
文件頁數(shù): 1/7頁
文件大?。?/td> 92K
代理商: CY2412SC-2
MPEG Clock Generator with VCXO
CY2410
Cypress Semiconductor Corporation
Document #: 38-07317 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised December 11, 2003
Features
Integrated phase-locked loop (PLL)
Low-jitter, high-accuracy outputs
VCXO with analog adjust
3.3V operation
Compatible with MK3727 (–1, –4, –5, –6, –7)
Benefits
Highest-performance PLL tailored for multimedia applica-
tions
Meets critical timing requirements in complex system
designs
Large ±150-ppm range, better linearity
Application compatibility for a wide variety of designs
Enables design compatibility
Advanced Features
Serial programming interface (CY2410-3 only)
Lower drive strength settings (CY2410-4, -6)
Matches nonlinear MK3727A VCXO control curve (-5, -6)
Matches nonlinear MK3727C VCXO control curve (-7)
Benefits
Digital VCXO control
Electromagnetic interference (EMI) reduction for standards
compliance
Second source for existing designs
Part
Number
CY2410–1
Outputs
1
Input Frequency Range
13.5-MHz pullable crystal input per
Cypress specification
13.5-MHz pullable crystal input per
Cypress specification
13.5-MHz pullable crystal input per
Cypress specification
13.5-MHz pullable crystal input per
Cypress specification
13.5-MHz pullable crystal input per
Cypress specification
13.5-MHz pullable crystal input per
Cypress specification
Output
Frequencies
1 copy of 27 MHz linear
VCXO Control
Curve
Other Features
Compatible with MK3727
CY2410–3
1
1 copy of 27 MHz linear
Serial programming interface
CY2410–4
1
1 copy of 27 MHz linear
Same as CY2410–1 except
lower drive strength settings
Matches MK3727A nonlinear
VCXO Control Curve
Same as CY2410–5 except
lower drive strength
Matches MK3727C nonlinear
VCXO control curve
CY2410–5
1
1 copy of 27 MHz nonlinear
CY2410–6
1
1 copy of 27 MHz nonlinear
CY2410–7
1
1 copy of 27 MHz nonlinear
CY2410–1,–4,–5,–6,–7 Logic Block Diagram
13.5 XIN
XOUT
OUTPUT
DIVIDERS
PLL
OSC
VCXO
Q
P
VCO
VDD
VSS
Φ
27 MHz
13.5 XIN
XOUT
OUTPUT
DIVIDERS
PLL
OSC
Q
P
VCO
VDD
VSS
Φ
27 MHz
CY2410–3 Logic Block Diagram
Serial
Programming
Interface
SCLK
SDAT
Digital VCXO
8-pin SOIC
CY2410–1,–4,–5,–6,–7
1
2
3
4
XOUT
XIN
VDD
VCXO
VSS
27 MHz
NC or VSS
NC or VDD
5
6
7
8
8-pin SOIC
CY2410–3
1
2
3
4
XOUT
XIN
VDD
SDAT
VSS
SCLK
NC or VSS
27 MHz
5
6
7
8
Pin Configurations
相關PDF資料
PDF描述
CY2413 Clocks and Buffers
CY241V08 Clocks and Buffers
CY241V08-11 Clocks and Buffers
CY241V08-41 Clocks and Buffers
CY2SSTU32864 Clocks and Buffers
相關代理商/技術參數(shù)
參數(shù)描述
CY2412SC-3 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:MPEG Clock Generator with VCXO
CY2412SC-3T 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:MPEG Clock Generator with VCXO
CY2412SXC-1 功能描述:鎖相環(huán) - PLL 1PLL Clk Syn COM RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY2412SXC-1T 功能描述:鎖相環(huán) - PLL 1PLL Clk Syn COM RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY2412SXC-3 功能描述:鎖相環(huán) - PLL MediaClock Clock COM RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray