參數(shù)資料
型號(hào): CAT1025ZD4E-30TE13
元件分類: 電源管理
英文描述: 1-CHANNEL POWER SUPPLY SUPPORT CKT, DSO8
封裝: LEAD AND HALOGEN FREE, 3 X 3 MM, 0.80 MM HEIGHT, MO-229, TDFN-8
文件頁數(shù): 5/20頁
文件大?。?/td> 140K
代理商: CAT1025ZD4E-30TE13
13
CAT1024, CAT1025
Doc No. 3008, Rev. M
Immediate/Current Address Read
The CAT1024 and CAT1025 address counter contains
the address of the last byte accessed, incremented by
one. In other words, if the last READ or WRITE access
was to address N, the READ immediately following
would access data from address N+1. For N=E=255, the
counter will wrap around to zero and continue to clock
out valid data. After the CAT1024 and CAT1025 receives
its slave address information (with the R/
W bit set to
one), it issues an acknowledge, then transmits the 8-bit
byte requested. The master device does not send an
acknowledge, but will generate a STOP condition.
Selective/Random Read
Selective/Random READ operations allow the Master
device to select at random any memory location for a
READ operation. The Master device first performs a
‘dummy’ write operation by sending the START condition,
slave address and byte addresses of the location it
wishes to read. After the CAT1024 and CAT1025
acknowledges, the Master device sends the START
condition and the slave address again, this time with the
R/
W bit set to one. The CAT1024 and CAT1025 then
responds with its acknowledge and sends the 8-bit byte
requested. The master device does not send an
acknowledge but will generate a STOP condition.
Sequential Read
The Sequential READ operation can be initiated by
either the Immediate Address READ or Selective READ
operations. After the CAT1024 and CAT1025 sends the
inital 8-bit byte requested, the Master will responds with
an acknowledge which tells the device it requires more
data. The CAT1024 and CAT1025 will continue to output
an 8-bit byte for each acknowledge, thus sending the
STOP condition.
The data being transmitted from the CAT1024 and
CAT1025 is sent sequentially with the data from address
N followed by data from address N+1. The READ
operation address counter increments all of the CAT1024
and CAT1025 address bits so that the entire memory
array can be read during one operation.
SLAVE
ADDRESS
S
A
C
K
N
O
A
C
K
S
T
O
P
BUS ACTIVITY:
MASTER
SDA LINE
S
T
A
R
T
BYTE
ADDRESS (n)
S
A
C
K
DATA n
SLAVE
ADDRESS
A
C
K
S
T
A
R
T
Figure 11. Selective Read Timing
BUS ACTIVITY:
MASTER
SDA LINE
DATA n+x
DATA n
A
C
K
A
C
K
DATA n+1
A
C
K
S
T
O
P
N
O
A
C
K
DATA n+2
A
C
K
P
SLAVE
ADDRESS
Figure 12. Sequential Read Timing
相關(guān)PDF資料
PDF描述
CAT1025WE-30 1-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO8
CAT8900B250TBIT3 1-OUTPUT THREE TERM VOLTAGE REFERENCE, 2.5 V, PDSO3
CK1601-7ERDDTB1 1-OUTPUT 150 W DC-DC REG PWR SUPPLY MODULE
CAT24C023PI-25 1-CHANNEL POWER SUPPLY MANAGEMENT CKT, PDIP8
CP4660-7RDIW 4-OUTPUT 168 W DC-DC REG PWR SUPPLY MODULE
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CAT1025ZD4I-25T3 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Tape and Reel
CAT1025ZD4I-28 制造商:Catalyst Semiconductor 功能描述:
CAT1025ZD4I-28T3 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Tape and Reel
CAT1025ZD4I-30T3 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Tape and Reel
CAT1025ZD4I-42T3 制造商:ON Semiconductor 功能描述:CPU SUPERVISOR WITH 2K EEPROM - Tape and Reel