1. <span id="xz5xi"></span>

        1. <li id="xz5xi"></li>
          收藏本站
          • 您好,
            買賣IC網(wǎng)歡迎您。
          • 請登錄
          • 免費注冊
          • 我的買賣
          • 新采購0
          • VIP會員服務
          • [北京]010-87982920
          • [深圳]0755-82701186
          • 網(wǎng)站導航
          發(fā)布緊急采購
          • IC現(xiàn)貨
          • IC急購
          • 電子元器件
          VIP會員服務
          • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄256350 > BU-65170V3-502Y (DATA DEVICE CORP) 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CDFP70 PDF資料下載
          參數(shù)資料
          型號: BU-65170V3-502Y
          廠商: DATA DEVICE CORP
          元件分類: 微控制器/微處理器
          英文描述: 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CDFP70
          封裝: 48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70
          文件頁數(shù): 30/44頁
          文件大?。?/td> 563K
          代理商: BU-65170V3-502Y
          第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁當前第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁
          36
          Data Device Corporation
          www.ddc-web.com
          BU-65170/61580/61585
          H1 web-09/02-0
          SIGNAL NAME
          PROCESSOR/MEMORY INTERFACE AND CONTROL (15)
          DESCRIPTION
          TRANSPARENT/
          BUFFERED (1)
          64
          STRBD (1)
          4
          Strobe Data. Used with SELECT to initiate and control the data transfer cycle between the host processor and the BU-
          65170/61580.
          SELECT (1)
          3
          Generally connected to a CPU address decoder output to select the BU-65170/61580 for a transfer to/from either RAM
          or register. May be tied to STRBD.
          MEM/REG (1)
          5
          Memory/Register. Generally connected to either a CPU address line or address decoder output. Selects between mem-
          ory access (MEM/REG = 1 ) or register access (MEM/REG = 0 ).
          6
          Tri-state control for external address and data buffers. Generally not needed in the buffered mode. When low, external
          buffers should be to allow the host processor access to the BU-65170/61580’s RAM and registers.
          67
          READYD (0)
          66
          INT (O)
          65
          Interrupt request output. If the LEVEL/PULSE interrupt bit (bit 3) of Configuration Register #2 is low, a negative pulse of
          approximately 500 ns in width is output on INT. If bit 3 is high, a low level interrupt request output will be asserted on INT.
          DTREQ (O)
          /16/8 (I)
          31
          DTGRT (I)
          /MSB/LSB (I)
          26
          32
          MEMENA-OUT (O)
          28
          Memory Enable Output. Asserted low during both host processor and 1553 protocol/memory management memory
          transfer cycles. Used as a memory chip select (CS) signal for external RAM in the transparent mode.
          33
          MEMOE (O)/
          ADDR_LAT (I)
          29
          MEMWR (O)
          /ZERO_WAIT (I)
          30
          RD/WR (1)
          Used to select between the Transparent/ DMA mode (when strapped to logic 1) and the Buffered mode (when strapped
          to logic 0) for the host processor interface.
          IOEN (0)
          Handshake output to host processor. For a nonzero wait state read access, signals that data ia available to be read on
          D15 through D0. For a nonzero wait state write cycle, signals the completion of data transfer to a register or RAM loca-
          tion In the buffered zero wait state mode, active high output signal (following the rising edge of STRBD ) used to indi-
          cate the latching of address and data (write only) and that an internal transfer between the address/data latches and the
          RAM/registers is on-going.
          Data Transfer Grant or Most Significant Byte/Least Significant Byte. In transparent mode, active low input signal assert-
          ed, in response to the DTREQ output, to indicate that access to the processor buses has been granted to the BU-
          65170/61580. In 8-bit buffered mode, input signal used to indicate which byte is being transferred (MSB or LSB). The
          POLARITY_SEL input controls the logic sense of MSB/LSB. (Note: only the 8-bit buffered mode uses MSB/LSB.) See
          description of POLARITY_SEL signal. N/C in 16-bit buffered mode.
          DTACK (O)/
          POLARITY_SEL (I)
          Data Transfer Acknowledge or Polarity Select. In transparent mode, active low output signal used to indicate acceptance
          of the processor interface bus in response to a data transfer grant (DTGRT).In 16-bit buffered mode (TRANSPARENT/
          BUFFERED = logic 0 and 16/8 = logic 1), input signal used to control the logic sense of the RD/WR signal. When
          POLARITY_SEL is logic 1, RD/WR must be asserted high (logic 1) for a read operation and low (logic 0) for a write
          operation. When POLARITY_SEL is logic 0, RD/WR must be asserted low (logic 0) for a read operation and high (logic
          1) for a write operation.In 8-bit buffered mode (TRANSPARENT/BUFFERED = logic 0 and 16/8 = logic 0), input signal
          used to control the logic sense of the MSB/LSB signal. When POLARITY_SEL is logic 0, MSB/LSB must be asserted
          low (logic 0) to indicate the transfer of the least significant byte and high (logic 1) to indicate the transfer of the most sig-
          nificant byte. When POLARITY_SEL is logic 1, MSB/LSB must be asserted high (logic 1) to indicate the transfer of the
          least significant byte and low (logic 0) to indicate the transfer of the most significant byte.
          MEMENA-IN (I)
          /TRIGGER_SEL (I)
          Memory Enable Input or Trigger Select. In transparent mode, MEMENA-IN is an active low Chip Select (CS) input to the
          4K x 16 of internal shared RAM. When only using internal RAM, connect directly to MEMENA-OUT. In 8-bit buffered
          mode, the input signal (TRIGGER_SEL) indicates the order of byte pairs transfer to or from the BU-65170/61580 by the
          host processor. This signal has no operation (can be N/C) in the 16-bit buffered mode.In the 8-bit buffered mode, TRIG-
          GER_SEL should be asserted high (logic 1) if the byte order for both read operations and write operations is MSB fol-
          lowed by LSB. TRIGGER_SEL should be asserted low (logic 0) if the byte order for both read operations and write oper-
          ations is LSB followed by MSB.
          Memory Output Enable or Address Latch. In transparent mode, MEMOE output will be used to enable data outputs for
          external RAM read cycles (normally connected to the OE signal on external RAM chips). In buffered mode, ADDR_LAT
          input will be used to configure the internal address latches in latched mode (when low) or transparent mode (when high).
          Memory Write or Zero Wait State. In transparent mode, active low output signal (MEMWR ) will be asserted low during
          memory write transfers to strobe data into internal or external RAM (normally connected to the WR signal on external
          RAM chips). In buffered mode, input signal (ZERO_WAIT) will be used to select between the zero wait mode
          (ZERO_WAIT = logic 0) and the nonzero wait mode (ZERO_WAIT = logic 1).
          Data Transfer Request or 16-bit/8-bit Transfer Mode Select. In transparent mode, active low output signal used to request
          access to the processor interface bus (address,data, and control buses). In buffered mode, input signal used to select
          between the 16-bit data transfer mode (16/8 = logic 1) and the 8 bit data transfer mode (16/8 = logic 0).
          PIN
          Read/Write. For host processor access, selects either reading or writing. In the 16-bit buffered mode, if polarity select is
          logic ), then RD/WR is low (logic 0 ) for read accesses and high (logic 1 ) for write accesses. If polarity select is logic 1
          or the configuration of the interface is a mode other than 16-bit buffered mode, then RD/WR is high (logic 1 ) for read
          accesses and low (logic 0 ) for write accesses.
          TABLE 33. SIGNAL DESCRIPTIONS FOR BU-65170/61571, BU-61580/61585, BU-61586
          (G, S or V PACKAGE)
          相關PDF資料
          PDF描述
          BU-65170V3-802K 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CDFP70
          BU-65170V6-300Z 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CDFP70
          BU-65170V6-410L 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CDFP70
          BU-65170V6-450 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CDFP70
          BU-61559D1-120S 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQIP78
          相關代理商/技術參數(shù)
          參數(shù)描述
          BU65171S3100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
          BU65171S3110 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
          BU65171S3120 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
          BU65171S3300 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
          BU65171V3100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
          發(fā)布緊急采購,3分鐘左右您將得到回復。

          采購需求

          (若只采購一條型號,填寫一行即可)

          發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

          發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

          *型號 *數(shù)量 廠商 批號 封裝
          添加更多采購

          我的聯(lián)系方式

          *
          *
          *
          • VIP會員服務 |
          • 廣告服務 |
          • 付款方式 |
          • 聯(lián)系我們 |
          • 招聘銷售 |
          • 免責條款 |
          • 網(wǎng)站地圖

          感谢您访问我们的网站,您可能还对以下资源感兴趣:

          两性色午夜免费视频