<thead id="zvpgq"><acronym id="zvpgq"><table id="zvpgq"></table></acronym></thead>
  • <ins id="zvpgq"><noframes id="zvpgq"></noframes></ins>
    <kbd id="zvpgq"></kbd>
    參數(shù)資料
    型號(hào): BU-61845G3-660Z
    廠商: DATA DEVICE CORP
    元件分類: 微控制器/微處理器
    英文描述: 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
    封裝: 25.40 X 25.40 MM, 3.94 MM HEIGHT, CERAMIC, FP-72
    文件頁數(shù): 29/60頁
    文件大?。?/td> 700K
    代理商: BU-61845G3-660Z
    35
    Data Device Corporation
    www.ddc-web.com
    BU-6174X/6184X/6186X
    Rev. C
    HOST
    Enhanced
    55
    55
    CH. A
    TX/RXA
    55
    55
    CH. B
    TX/RXB
    RTAD4-RTAD0
    RT
    ADDRESS,
    PARITY
    RTADP
    D15-D0
    +5V (3.3V)
    (NOTE 5)
    CLK IN
    CLOCK
    OSCILLATOR
    N/C
    POLARITY_SEL
    (NOTE 2)
    ZERO_WAIT
    (NOTE 3)
    ADDRESS
    DECODER
    SELECT
    MEM/REG
    RD/WR
    STRBD
    READYD
    TAG_CLK
    RD/WR
    CPU STROBE
    CPU ACKNOWLEDGE
    (NOTE 4)
    RESET
    +5V
    MSTCLR
    SSFLAG/EXT_TRIG
    INT
    CPU INTERRUPT REQUEST
    NOTES:
    3. ZERO_WAIT SHOULD BE STRAPPED TO
    LOGIC "1" FOR NON-ZERO WAIT INTERFACE
    AND TO LOGIC "0" FOR ZERO WAIT INTERFACE.
    4. CPU ACKNOWLEDGE PROCESSOR INPUT ONLY
    FOR NON-ZERO WAIT TYPE OF INTERFACE.
    5. +3.3V POWER FOR BU-61743 / 61843 / 61864 ONLY
    1. CPU ADDRESS LATCH SIGNAL PROVIDED BY
    PROCESSORS WITH MULTIPLEXED ADDRESS/DATA
    BUSES. FOR PROCESSORS WITH NON-MULTIPLEXED
    ADDRESS AND DATA BUSSES, ADDR_LAT SHOULD BE
    CONNECTED TO +5V.
    2. IF POLARITY_SEL = "1", RD/WR IS HIGH TO READ,
    LOW TO WRITE.
    IF POLARITY_SEL = "0", RD/WR IS LOW TO READ,
    HIGH TO WRITE.
    A15-A12
    A11-A0
    N/C
    ADDR_LAT
    TRANSPARENT/BUFFERED
    CPU ADDRESS LATCH (NOTE 1)
    +5V
    16/8_BIT
    TRIGGER_SEL
    MSB/LSB
    +5V
    Mini-ACE
    FIGURE 12. HOST PROCESSOR INTERFACE - 16-BIT BUFFERED CONFIGURATION
    address/data buses, non-zero wait mode for interfacing to a
    processor address/data buses, and zero wait mode for interfac-
    ing (for example) to microcontroller I/O ports. In addition, with
    respect to the ACE/Mini-ACE, the Enhanced Mini-ACE provides
    two major improvements: (1) reduced maximum host access
    time for shared RAM mode; and (2) increased maximum DMA
    grant time for the transparent/DMA mode.
    The Enhanced Mini-ACE's maximum host holdoff time (time prior
    to the assertion of the READYD handshake signal) has been sig-
    nificantly reduced. For ACE/Mini-ACE, this maximum holdoff
    time is 17 internal word transfer cycles, resulting in an overall
    holdoff time of approximately 4.6 s, using a 16 MHz clock. By
    comparison, using the Enhanced Mini-ACE's ENHANCED CPU
    ACCESS feature, this worst-case holdoff time is reduced signifi-
    cantly, to a single internal transfer cycle. For example, when
    operating the Enhanced Mini-ACE in its 16-bit buffered, non-zero
    wait configuration with a 16 MHz clock input, this results in a
    maximum overall host transfer cycle time of 632 ns for a read
    cycle, or 570 ns for a write cycle.
    In
    addition,
    for
    using
    the
    ACE
    or
    Mini-ACE
    in
    the
    transparent/DMA configuration, the maximum request-to-grant
    time, which occurs prior to an RT start-of-message sequence, is
    4.0 s with a 16 MHz clock, or 3.5 s with a 12 MHz clock. For
    the Enhanced Mini-ACE functioning as a MIL-STD-1553B RT,
    this time has been increased to 8.5 s at 10 MHz, 10 s at 16
    MHz, 9 s at 12 MHz, and 10.5 s at 20MHz. This provides
    greater flexibility, particularly for systems in which a host has to
    arbitrate among multiple DMA requestors.
    By far, the most commonly used processor interface configura-
    tion is the 16-bit buffered, non-zero wait mode. This configuration
    may be used to interface between 16-bit or 32-bit microproces-
    sors and an Enhanced Mini-ACE. In this mode, only the
    Enhanced Mini-ACE's internal 4K or 64K words of internal RAM
    are used for storing 1553 message data and associated "house-
    keeping" functions. That is, in this configuration, the Enhanced
    Mini-ACE will never attempt to access memory on the host bus.
    FIGURE 12 illustrates a generic connection diagram between a
    16-bit (or 32-bit) microprocessor and an Enhanced Mini-ACE for
    the 16-bit buffered configuration, while Figures 13 and 14, and
    associated tables illustrate the processor read and write timing
    respectively.
    相關(guān)PDF資料
    PDF描述
    BU-61845G3-672L 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
    BU-61845G3-700Y 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
    BU-61845G3-700Z 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
    BU-61845G3-722W 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
    BU-61845G3-760Y 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    BU-61845G4-100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
    BU-61845G4-110 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
    BU-61860B3NEW 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MIL-STD-1553 Components |μ-ACE (Micro-ACE?)
    BU-61864 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MIL-STD-1553 Components |Enhanced Mini-ACE?
    BU-61864F3-100 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC