<code id="158a9"><tr id="158a9"></tr></code>
  • 參數(shù)資料
    型號: ATF1508AS-10AU100
    廠商: Atmel
    文件頁數(shù): 26/31頁
    文件大小: 0K
    描述: IC CPLD 10NS 100TQFP
    標(biāo)準(zhǔn)包裝: 90
    系列: ATF15xx
    可編程類型: 系統(tǒng)內(nèi)可編程(最少 10,000 次編程/擦除循環(huán))
    最大延遲時間 tpd(1): 10.0ns
    電壓電源 - 內(nèi)部: 4.5 V ~ 5.5 V
    宏單元數(shù): 128
    輸入/輸出數(shù): 80
    工作溫度: -40°C ~ 85°C
    安裝類型: 表面貼裝
    封裝/外殼: 100-TQFP
    供應(yīng)商設(shè)備封裝: 100-TQFP(14x14)
    包裝: 托盤
    產(chǎn)品目錄頁面: 608 (CN2011-ZH PDF)
    配用: ATF15XX-DK3-ND - KIT DEV FOR ATF15XX CPLD'S
    4
    ATF1508AS(L)
    0784P–PLD–7/05
    Description
    The ATF1508AS is a high-performance, high-density complex programmable logic device
    (CPLD) that utilizes Atmel’s proven electrically-erasable technology. With 128 logic macrocells
    and up to 100 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic
    PLDs. The ATF1508AS’s enhanced routing switch matrices increase usable gate count and
    increase odds of successful pin-locked design modifications.
    The ATF1508AS has up to 96 bi-directional I/O pins and four dedicated input pins, depending
    on the type of device package selected. Each dedicated pin can also serve as a global control
    signal, register clock, register reset or output enable. Each of these control signals can be
    selected for use individually within each macrocell.
    Each of the 128 macrocells generates a buried feedback that goes to the global bus. Each
    input and I/O pin also feeds into the global bus. The switch matrix in each logic block then
    selects 40 individual signals from the global bus. Each macrocell also generates a foldback
    logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1508AS
    allows fast, efficient generation of complex logic functions. The ATF1508AS contains eight
    such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product
    terms.
    The ATF1508AS macrocell, shown in Figure 1, is flexible enough to support highly-complex
    logic functions operating at high speed. The macrocell consists of five sections: product terms
    and product term select multiplexer; OR/XOR/CASCADE logic, a flip-flop, output select and
    enable, and logic array inputs.
    Unused macrocells are automatically disabled by the compiler to decrease power consump-
    tion. A security fuse, when programmed, protects the contents of the ATF1508AS. Two bytes
    (16 bits) of User Signature are accessible to the user for purposes such as storing project
    name, part number, revision or date. The User Signature is accessible regardless of the state
    of the security fuse.
    The ATF1508AS device is an in-system programmable (ISP) device. It uses the industry-stan-
    dard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully compliant with JTAG’s Boundary-
    scan Description Language (BSDL). ISP allows the device to be programmed without remov-
    ing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also
    allows design modifications to be made in the field via software.
    Product Terms and
    Select Mux
    Each ATF1508AS macrocell has five product terms. Each product term receives as its inputs
    all signals from both the global bus and regional bus.
    The product term select multiplexer (PTMUX) allocates the five product terms as needed to
    the macrocell logic gates and control signals. The PTMUX programming is determined by the
    design compiler, which selects the optimum macrocell configuration.
    OR/XOR/
    CASCADE Logic
    The ATF1508AS’s logic structure is designed to efficiently support all types of logic. Within a
    single macrocell, all the product terms can be routed to the OR gate, creating a 5-input
    AND/OR sum term. With the addition of the CASIN from neighboring macrocells, this can be
    expanded to as many as 40 product terms with a little small additional delay.
    The macrocell’s XOR gate allows efficient implementation of compare and arithmetic func-
    tions. One input to the XOR comes from the OR sum term. The other XOR input can be a
    product term or a fixed high- or low-level. For combinatorial outputs, the fixed level input
    allows polarity selection. For registered functions, the fixed levels allow DeMorgan minimiza-
    tion of product terms. The XOR gate is also used to emulate T- and JK-type flip-flops.
    相關(guān)PDF資料
    PDF描述
    EBM15DTKI CONN EDGECARD 30POS DIP .156 SLD
    VE-2W0-CY-F3 CONVERTER MOD DC/DC 5V 50W
    ESC50DRTI CONN EDGECARD 100PS DIP .100 SLD
    LTC4253CGN#PBF IC HOT SWAP CONTRLR -48V 16-SSOP
    MAX15006BASA/V+ IC REG LDO 5V 50MA 8SOIC
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    ATF1508AS-10JC84 功能描述:CPLD - 復(fù)雜可編程邏輯器件 128 MC CPLD 5 V ISP CPLD 100 PIN 10NS RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    ATF1508AS-10JI84 功能描述:CPLD - 復(fù)雜可編程邏輯器件 128 MC CPLD 10NS IND TEMP RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    ATF1508AS-10JL84 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:Highperformance EE PLD
    ATF1508AS-10JU84 功能描述:CPLD - 復(fù)雜可編程邏輯器件 128 MC CPLD 10NS IND TEMP GRN RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    ATF1508AS-10QC100 功能描述:CPLD - 復(fù)雜可編程邏輯器件 128 MC CPLD 5 V ISP CPLD 100 PIN 10NS RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100