參數(shù)資料
型號(hào): AT28C64B-15PI
廠商: ATMEL CORP
元件分類: DRAM
英文描述: Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs 20-TSSOP -40 to 85
中文描述: 8K X 8 EEPROM 5V, 150 ns, PDIP28
封裝: 0.600 INCH, PLASTIC, MS-011AB, DIP-28
文件頁(yè)數(shù): 3/13頁(yè)
文件大?。?/td> 317K
代理商: AT28C64B-15PI
AT28C64B
3
Device Operation
READ:
The AT28C64B is accessed like a Static RAM.
When CE and OE are low and WE is high, the data stored
at the memory location determined by the address pins is
asserted on the outputs. The outputs are put in the high-
impedance state when either CE or OE is high. This dual
line control gives designers flexibility in preventing bus con-
tention in their systems.
BYTE WRITE:
A low pulse on the WE or CE input with CE
or WE low (respectively) and OE high initiates a write cycle.
The address is latched on the falling edge of CE or WE,
whichever occurs last. The data is latched by the first rising
edge of CE or WE. Once a byte write has been started, it
will automatically time itself to completion. Once a pro-
gramming operation has been initiated and for the duration
of t
WC
, a read operation will effectively be a polling
operation.
PAGE WRITE:
The page write operation of the AT28C64B
allows 1 to 64 bytes of data to be written into the device
during a single internal programming period. A page write
operation is initiated in the same manner as a byte write;
after the first byte is written, it can then be followed by 1 to
63 additional bytes. Each successive byte must be loaded
within 150
μs (t
BLC
) of the previous byte. If the t
BLC
limit is
exceeded, the AT28C64B will cease accepting data and
commence the internal programming operation. All bytes
during a page write operation must reside on the same
page as defined by the state of the A6 to A12 inputs. For
each WE high to low transition during the page write opera-
tion, A6 to A12 must be the same.
The A0 to A5 inputs specify which bytes within the page are
to be written. The bytes may be loaded in any order and
may be altered within the same load period. Only bytes
which are specified for writing will be written; unnecessary
cycling of other bytes within the page does not occur.
DATA POLLING:
The AT28C64B features DATA Polling to
indicate the end of a write cycle. During a byte or page
write cycle an attempted read of the last byte written will
result in the complement of the written data to be presented
on I/O
7
. Once the write cycle has been completed, true
data is valid on all outputs, and the next write cycle may
begin. DATA Polling may begin at any time during the write
cycle.
TOGGLE BIT:
In addition to DATA Polling, the AT28C64B
provides another method for determining the end of a write
cycle. During the write operation, successive attempts to
read data from the device will result in I/O
6
toggling
between one and zero. Once the write has completed, I/O
6
will stop toggling, and valid data will be read. Toggle bit
reading may begin at any time during the write cycle.
DATA PROTECTION:
If precautions are not taken, inad-
vertent writes may occur during transitions of the host sys-
tem power supply. Atmel has incorporated both hardware
and software features that will protect the memory against
inadvertent writes.
HARDWARE DATA PROTECTION:
Hardware features
protect against inadvertent writes to the AT28C64B in the
following ways: (a) V
CC
sense
if V
CC
is below 3.8V (typi-
cal), the write function is inhibited; (b) V
CC
power-on delay
once V
CC
has reached 3.8V, the device will automatically
time out 5 ms (typical) before allowing a write; (c) write
inhibit
holding any one of OE low, CE high, or WE high
inhibits write cycles; and (d) noise filter
pulses of less
than 15 ns (typical) on the WE or CE inputs will not initiate
a write cycle.
SOFTWARE DATA PROTECTION:
A software controlled
data protection feature has been implemented on the
AT28C64B. When enabled, the software data protection
(SDP), will prevent inadvertent writes. The SDP feature
may be enabled or disabled by the user; the AT28C64B is
shipped from Atmel with SDP disabled.
SDP is enabled by the user issuing a series of three write
commands in which three specific bytes of data are written
to three specific addresses (refer to the
Software Data
Protection Algorithm
diagram in this datasheet). After writ-
ing the 3-byte command sequence and waiting t
WC
, the
entire AT28C64B will be protected against inadvertent
writes. It should be noted that even after SDP is enabled,
the user may still perform a byte or page write to the
AT28C64B by preceding the data to be written by the same
3-byte command sequence used to enable SDP.
Once set, SDP remains active unless the disable command
sequence is issued. Power transitions do not disable SDP,
and SDP protects the AT28C64B during power-up and
power-down conditions. All command sequences must
conform to the page write timing specifications. The data in
the enable and disable command sequences is not actually
written into the device; their addresses may still be written
with user data in either a byte or page write operation.
After setting SDP, any attempt to write to the device without
the 3-byte command sequence will start the internal write
timers. No data will be written to the device. However, for
the duration of t
WC
, read operations will effectively be poll-
ing operations.
DEVICE IDENTIFICATION:
An extra 64 bytes of EEPROM
memory are available to the user for device identification.
By raising A9 to 12V
±
0.5V and using address locations
1FC0H to 1FFFH, the additional bytes may be written to or
read from in the same manner as the regular memory
array.
相關(guān)PDF資料
PDF描述
AT28C64B-15SC 64K 8K x 8 Battery-Voltage CMOS E2PROM
AT28C64B-15SI Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs 20-TSSOP -40 to 85
AT28C64B-15TC Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs 20-VQFN -40 to 85
AT28C64B-15TI Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs 20-BGA MICROSTAR JUNIOR -40 to 85
AT28C64B-20 8-Bit Shift Registers With Output Registers 16-SSOP -40 to 85
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AT28C64B-15PU 功能描述:電可擦除可編程只讀存儲(chǔ)器 64K 8K x 8 150 ns 4.5V-5.5V RoHS:否 制造商:Atmel 存儲(chǔ)容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時(shí)鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-8
AT28C64B-15SA 功能描述:IC EEPROM 64KBIT 150NS 28SOIC RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 標(biāo)準(zhǔn)包裝:378 系列:- 格式 - 存儲(chǔ)器:閃存 存儲(chǔ)器類型:FLASH 存儲(chǔ)容量:8M(1M x 8,512K x 16) 速度:110ns 接口:并聯(lián) 電源電壓:2.7 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:48-CBGA 供應(yīng)商設(shè)備封裝:48-CBGA(7x7) 包裝:托盤
AT28C64B-15SC 功能描述:電可擦除可編程只讀存儲(chǔ)器 DIE WAFER FORM - 150NS COM TEMP RoHS:否 制造商:Atmel 存儲(chǔ)容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時(shí)鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-8
AT28C64B-15SI 功能描述:電可擦除可編程只讀存儲(chǔ)器 DIE WAFER FORM - 150NS IND TEMP RoHS:否 制造商:Atmel 存儲(chǔ)容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時(shí)鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-8
AT28C64B-15SI SL527 制造商:Atmel Corporation 功能描述:QT# WA145434