參數(shù)資料
型號: AT17C256-10JI
廠商: ATMEL CORP
元件分類: DRAM
英文描述: FPGA Configuration E2PROM
中文描述: 256K X 1 CONFIGURATION MEMORY, PQCC20
封裝: PLASTIC, LCC-20
文件頁數(shù): 2/10頁
文件大?。?/td> 149K
代理商: AT17C256-10JI
AT17 Series
2
Controlling The AT17 Series Serial EEPROMs
Most connections between the FPGA device and the Serial
EEPROM are simple and self-explanatory.
The DATA output of the AT17 Series drives DIN of the
FPGA devices.
The master FPGA CCLK output drives the CLK input of
the AT17 Series.
The CEO output of any AT17C/LV128/256 drives the CE
input of the next AT17C/LV128/256 in a cascade chain of
PROMs.
SER_EN must be connected to V
CC
.
There are, however, two different ways to use the inputs
CE and OE, as shown in the AC Characteristics wave-
forms.
Condition 1
The simplest connection is to have the FPGA D/P output
drive both CE and RESET/OE in parallel (Figure 1). Due to
its simplicity, however, this method will fail if the FPGA
receives an external reset condition during the configura-
tion cycle. If a system reset is applied to the FPGA, it will
abort the original configuration and then reset itself for a
new configuration, as intended. Of course, the AT17 Series
does not see the external reset signal and will not reset its
internal address counters and, consequently, will remain
out of sync with the FPGA for the remainder of the configu-
ration cycle.
Condition 2
The FPGA D/P output drives only the CE input of the AT17
Series, while its OE input is driven by the inversion of the
input to the FPGA RESET input pin. This connection works
under all normal circumstances, even when the user aborts
a configuration before D/P has gone High. A High level on
the RESET/OE input to the AT17C/LVxxx – during FPGA
reset – clears the Configurator's internal address pointer,
so that the reconfiguration starts at the beginning. The
AT17 Series does not require an inverter since the RESET
polarity is programmable.
Block Diagram
相關(guān)PDF資料
PDF描述
AT17C256-10PC FPGA Configuration E2PROM
AT17C256-10PI FPGA Configuration E2PROM
AT17C256-10SC FPGA Configuration E2PROM
AT17C256-10SI FPGA Configuration E2PROM
AT17C65 FPGA Configuration E2PROM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AT17C256-10NC 功能描述:FPGA-配置存儲器 ASICS RoHS:否 制造商:Altera Corporation 存儲類型:Flash 存儲容量:1.6 Mbit 工作頻率:10 MHz 電源電壓-最大:5.25 V 電源電壓-最小:3 V 電源電流:50 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PLCC-20
AT17C256-10NI 功能描述:FPGA-配置存儲器 RO 556-AT17LV25610NI RoHS:否 制造商:Altera Corporation 存儲類型:Flash 存儲容量:1.6 Mbit 工作頻率:10 MHz 電源電壓-最大:5.25 V 電源電壓-最小:3 V 電源電流:50 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PLCC-20
AT17C256-10PC 功能描述:FPGA-配置存儲器 256K10MHz 5V RoHS:否 制造商:Altera Corporation 存儲類型:Flash 存儲容量:1.6 Mbit 工作頻率:10 MHz 電源電壓-最大:5.25 V 電源電壓-最小:3 V 電源電流:50 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PLCC-20
AT17C25610PI 制造商:ALTERA 功能描述:New
AT17C256-10PI 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:FPGA Configuration E2PROM