收藏本站
            • 您好,
              買賣IC網(wǎng)歡迎您。
            • 請(qǐng)登錄
            • 免費(fèi)注冊(cè)
            • 我的買賣
            • 新采購(gòu)0
            • VIP會(huì)員服務(wù)
            • [北京]010-87982920
            • [深圳]0755-82701186
            • 網(wǎng)站導(dǎo)航
            發(fā)布緊急采購(gòu)
            • IC現(xiàn)貨
            • IC急購(gòu)
            • 電子元器件
            VIP會(huì)員服務(wù)
            • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄381347 > AS7C3364PFD36B-166TQIN (ALLIANCE SEMICONDUCTOR CORP) 3.3V 64K X 32/36 pipeline burst synchronous SRAM PDF資料下載
            參數(shù)資料
            型號(hào): AS7C3364PFD36B-166TQIN
            廠商: ALLIANCE SEMICONDUCTOR CORP
            元件分類: DRAM
            英文描述: 3.3V 64K X 32/36 pipeline burst synchronous SRAM
            中文描述: 64K X 36 STANDARD SRAM, 3.5 ns, PQFP100
            封裝: 14 X 20 MM, LEAD FREE, TQFP-100
            文件頁(yè)數(shù): 10/19頁(yè)
            文件大?。?/td> 549K
            代理商: AS7C3364PFD36B-166TQIN
            第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)當(dāng)前第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)
            AS7C3364PFD32B
            AS7C3364PFD36B
            1/31/05; v.1.1
            Alliance Semiconductor
            P. 10 of 19
            Snooze Mode Electrical Characteristics
            Timing characteristics over operating range
            Parameter
            Sym
            f
            Max
            t
            CYC
            t
            CD
            t
            OE
            t
            LZC
            t
            OH
            t
            LZOE
            t
            HZOE
            t
            HZC
            t
            OHOE
            t
            CH
            t
            CL
            t
            AS
            t
            DS
            t
            WS
            t
            CSS
            t
            AH
            t
            DH
            t
            WH
            t
            CSH
            t
            ADVS
            t
            ADSPS
            t
            ADSCS
            t
            ADVH
            t
            ADSPH
            t
            ADSCH
            –200
            –166
            –133
            Unit
            MHz
            Notes
            1
            1
            See “Notes” on page 16.
            Min
            Max
            Min
            –
            Max
            166
            Min
            –
            Max
            133
            Clock frequency
            –
            200
            Cycle time
            5
            –
            6
            –
            7.5
            –
            ns
            Clock access time
            Output enable LOW to data valid
            –
            3.0
            –
            –
            3.5
            3.5
            –
            –
            4.0
            4.0
            ns
            ns
            –
            3.0
            Clock HIGH to output Low Z
            0
            –
            0
            –
            0
            –
            ns
            2,3,4
            Data output invalid from clock HIGH
            1.5
            –
            1.5
            –
            1.5
            –
            ns
            2
            Output enable LOW to output Low Z
            Output enable HIGH to output High Z
            0
            –
            0
            –
            –
            0
            –
            –
            ns
            ns
            2,3,4
            2,3,4
            –
            3.0
            3.5
            4.0
            Clock HIGH to output High Z
            –
            3.0
            –
            3.5
            –
            4.0
            ns
            2,3,4
            Output enable HIGH to invalid output
            Clock HIGH pulse width
            0
            –
            0
            –
            –
            0
            –
            –
            ns
            ns
            2.0
            –
            2.4
            2.5
            5
            Clock LOW pulse width
            2.3
            –
            2.4
            –
            2.5
            –
            ns
            5
            Address setup to clock HIGH
            Data setup to clock HIGH
            1.4
            –
            1.5
            1.5
            –
            –
            1.5
            1.5
            –
            –
            ns
            ns
            6
            6
            1.4
            –
            Write setup to clock HIGH
            1.4
            –
            1.5
            –
            1.5
            –
            ns
            6,7
            Chip select setup to clock HIGH
            Address hold from clock HIGH
            1.4
            –
            1.5
            0.5
            –
            –
            1.5
            0.5
            –
            –
            ns
            ns
            6,8
            6
            0.4
            –
            Data hold from clock HIGH
            0.4
            –
            0.5
            –
            0.5
            –
            ns
            6
            Write hold from clock HIGH
            Chip select hold from clock HIGH
            0.4
            –
            0.5
            0.5
            –
            –
            0.5
            0.5
            –
            –
            ns
            ns
            6,7
            6,8
            0.4
            –
            ADV setup to clock HIGH
            1.4
            –
            1.5
            –
            1.5
            –
            ns
            6
            ADSP setup to clock HIGH
            ADSC setup to clock HIGH
            1.4
            –
            1.5
            1.5
            –
            –
            1.5
            1.5
            –
            –
            ns
            ns
            6
            6
            1.4
            –
            ADV hold from clock HIGH
            0.4
            –
            0.5
            –
            0.5
            –
            ns
            6
            ADSP hold from clock HIGH
            ADSC hold from clock HIGH
            0.4
            –
            0.5
            0.5
            –
            –
            0.5
            0.5
            –
            –
            ns
            ns
            6
            6
            0.4
            –
            Description
            Conditions
            ZZ > V
            IH
            Symbol
            I
            SB2
            t
            PDS
            t
            PUS
            t
            ZZI
            t
            RZZI
            Min
            Max
            30
            Units
            mA
            cycle
            cycle
            cycle
            Current during Snooze Mode
            ZZ active to input ignored
            ZZ inactive to input sampled
            ZZ active to SNOOZE current
            ZZ inactive to exit SNOOZE current
            2
            2
            2
            0
            相關(guān)PDF資料
            PDF描述
            AS7C3364PFD36B-200TQC 3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFD36B-200TQCN 3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFD36B-200TQI 3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFD36B-200TQIN 3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFS32A 3.3V 64K X 32/36 pipeline burst synchronous SRAM
            相關(guān)代理商/技術(shù)參數(shù)
            參數(shù)描述
            AS7C3364PFD36B-200TQC 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFD36B-200TQCN 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFD36B-200TQI 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFD36B-200TQIN 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V 64K X 32/36 pipeline burst synchronous SRAM
            AS7C3364PFS32A 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:3.3V 64K X 32/36 pipeline burst synchronous SRAM
            發(fā)布緊急采購(gòu),3分鐘左右您將得到回復(fù)。

            采購(gòu)需求

            (若只采購(gòu)一條型號(hào),填寫一行即可)

            發(fā)布成功!您可以繼續(xù)發(fā)布采購(gòu)。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

            發(fā)布成功!您可以繼續(xù)發(fā)布采購(gòu)。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

            *型號(hào) *數(shù)量 廠商 批號(hào) 封裝
            添加更多采購(gòu)

            我的聯(lián)系方式

            *
            *
            *
            • VIP會(huì)員服務(wù) |
            • 廣告服務(wù) |
            • 付款方式 |
            • 聯(lián)系我們 |
            • 招聘銷售 |
            • 免責(zé)條款 |
            • 網(wǎng)站地圖

            感谢您访问我们的网站,您可能还对以下资源感兴趣:

            两性色午夜免费视频