<nobr id="pk6kr"></nobr>
  • <thead id="pk6kr"><xmp id="pk6kr"></xmp></thead>
  • <tfoot id="pk6kr"><dfn id="pk6kr"></dfn></tfoot>
    <dl id="pk6kr"><optgroup id="pk6kr"></optgroup></dl><tfoot id="pk6kr"><dfn id="pk6kr"></dfn></tfoot>
  • <ins id="pk6kr"><ul id="pk6kr"></ul></ins>
    參數資料
    型號: AM27C4096-255DC
    廠商: ADVANCED MICRO DEVICES INC
    元件分類: PROM
    英文描述: 6-bit buffers and line drivers 16-PDIP 0 to 70
    中文描述: 256K X 16 UVPROM, 250 ns, CDIP40
    封裝: WINDOWED, CERAMIC, DIP-40
    文件頁數: 5/12頁
    文件大?。?/td> 165K
    代理商: AM27C4096-255DC
    Am27C4096
    5
    FUNCTIONAL DESCRIPTION
    Device Erasure
    In order to clear all locations of their programmed con-
    tents, the device must be exposed to an ultraviolet light
    source. A dosage of 15 W seconds/cm
    2
    is required to
    completely erase the device. This dosage can be ob-
    tained by exposure to an ultraviolet lamp—wavelength
    of 2537 —with intensity of 12,000 μW/cm
    2
    for 15 to 20
    minutes. The device should be directly under and about
    one inch from the source, and all filters should be re-
    moved from the UV light source prior to erasure.
    Note that all UV erasable devices will erase with light
    sources having wavelengths shorter than 4000 , such
    as fluorescent light and sunlight. Although the erasure
    process happens over a much longer time period, ex-
    posure to any light source should be prevented for
    maximum system reliability. Simply cover the package
    window with an opaque label or substance.
    Device Programming
    Upon delivery, or after each erasure, the device has
    all of its bits in the “ONE”, or HIGH state. “ZEROs” are
    loaded into the device through the programming pro-
    cedure.
    The device enters the programming mode when 12.75
    V
    ±
    0.25 V is applied to the V
    PP
    pin, and CE#/PGM# is
    at V
    IL
    and OE# is at V
    IH
    .
    For programming, the data to be programmed is ap-
    plied 16 bits in parallel to the data pins.
    The flowchart in the Programming section (Section 5,
    Figure 5-1) shows AMD’s Flashrite algorithm. The
    Flashrite algorithm reduces programming time by using
    a 100 μs programming pulse and by giving each address
    only as many pulses to reliably program the data. After
    each pulse is applied to a given address, the data in that
    address is verified. If the data does not verify, additional
    pulses are given until it verifies or the maximum pulses
    allowed is reached. This process is repeated while se-
    quencing through each address of the device. This part
    of the algorithm is done at V
    CC
    = 6.25 V to assure that
    each EPROM bit is programmed to a sufficiently high
    threshold voltage. After the final address is completed,
    the entire EPROM memory is verified at V
    CC
    = V
    PP
    =
    5.25 V.
    Please refer to Section 5 for additional programming in-
    formation and specifications.
    Program Inhibit
    Programming different data to multiple devices in par-
    allel is easily accomplished. Except for CE#/PGM#, all
    like inputs of the devices may be common. A TTL
    low-level program pulse applied to one device’s CE#/
    PGM# input with V
    PP
    = 12.75 V
    ±
    0.25 V and OE#
    HIGH will program that particular device. A high-level
    CE#/PGM# input inhibits the other devices from being
    programmed.
    Program Verify
    A verification should be performed on the programmed
    bits to determine that they were correctly programmed.
    The verify should be performed with OE# at V
    IL
    , CE#/
    PGM# at V
    IH
    , and V
    PP
    between 12.5 V and 13.0 V.
    Autoselect Mode
    The autoselect mode provides manufacturer and de-
    vice identification through identifier codes on DQ0–
    DQ7. This mode is primarily intended for programming
    equipment to automatically match a device to be pro-
    grammed with its corresponding programming algo-
    rithm. This mode is functional in the 25
    °
    C
    ±
    5
    °
    C
    ambient temperature range that is required when pro-
    gramming the device.
    To activate this mode, the programming equipment
    must force V
    H
    on address line A9. Two identifier bytes
    may then be sequenced from the device outputs by tog-
    gling address line A0 from V
    IL
    to V
    IH
    (that is, changing
    the address from 00h to 01h). All other address lines
    must be held at V
    IL
    during the autoselect mode.
    Byte 0 (A0 = V
    IL
    ) represents the manufacturer code,
    and Byte 1 (A0 = V
    IH
    ), the device identifier code. Both
    codes have odd parity, with DQ7 as the parity bit.
    Read Mode
    To obtain data at the device outputs, Chip Enable (CE#/
    PGM#) and Output Enable (OE#) must be driven low.
    CE#/PGM# controls the power to the device and is typ-
    ically used to select the device. OE# enables the device
    to output data, independent of device selection. Ad-
    dresses must be stable for at least t
    ACC
    –t
    OE
    .
    Refer to
    the Switching Waveforms section for the timing dia-
    gram.
    Standby Mode
    The device enters the CMOS standby mode when
    CE#/PGM# is at V
    CC
    ±
    0.3 V. Maximum V
    CC
    current is
    reduced to 100 μA. The device enters the TTL-standby
    mode when CE#/PGM# is at V
    IH
    . Maximum V
    CC
    cur-
    rent is reduced to 1.0 mA. When in either standby
    mode, the device places its outputs in a high-imped-
    ance state, independent of the OE# input.
    Output OR-Tieing
    To accommodate multiple memory connections, a
    two-line control function provides:
    I
    low memory power dissipation, and
    I
    assurance that output bus contention will not occur.
    CE#/PGM# should be decoded and used as the pri-
    mary device-selecting function, while OE# be made a
    相關PDF資料
    PDF描述
    AM27C4096-255DCB 6-bit buffers and line drivers 16-SO 0 to 70
    AM27C4096-255DE 6-bit buffers and line drivers 16-SO 0 to 70
    AM27C4096-255DEB 4 Megabit (256 K x 16-Bit) CMOS EPROM
    AM27C4096-255DI 4 Megabit (256 K x 16-Bit) CMOS EPROM
    AM27C4096-255DIB Quad 2-input positive-NAND buffers 14-PDIP 0 to 70
    相關代理商/技術參數
    參數描述
    AM27C512-120DC 制造商:Advanced Micro Devices 功能描述: 制造商:Rochester Electronics LLC 功能描述:
    AM27C512-120DE 制造商:Rochester Electronics LLC 功能描述:
    AM27C512-120DI 制造商:MICROCHIP 功能描述:SEMICONDUCTOR INTEGRATED CIRCUIT
    AM27C512150DC 制造商:AMD 功能描述:27C512-150 AMD'86 N10C7A 制造商:Advanced Micro Devices 功能描述:
    AM27C512-150DC 制造商:AMD 功能描述:27C512-150 AMD'86 N10C7A 制造商:Advanced Micro Devices 功能描述: 制造商:Advanced Micro Devices 功能描述:EPROM, 64K x 8, 28 Pin, Ceramic, DIP 制造商:Rochester Electronics LLC 功能描述: