參數(shù)資料
型號(hào): AL4CS251
英文描述: (512 x9. 1k x9. 2k x9. 4k x9. 8k x9) Synchronous FIFO
中文描述: (512 X9熱賣。經(jīng)銷商X9熱賣。2k X9熱賣。4K的X9熱賣。8K的X9熱賣)同步FIFO
文件頁數(shù): 10/25頁
文件大?。?/td> 2044K
代理商: AL4CS251
AL4CS211/AL4CS221/AL4CS231/AL4CS241/AL4CS251
AL4CS211/AL4CS221/AL4CS231/AL4CS241/AL4CS251
December 14, 2001
10
8.2.6 Output Enable (/OE)
When Output Enable (/OE) is enabled (LOW), the parallel output buffers receive data from the output
register. When /OE is disabled (HIGH), the Q8 ~ Q0 output data bus is in a high-impedance state.
8.2.7 Write Enable2 & /LD (WEN2</LD>)
This is a dual-purpose pin. The FIFO can be configured at Reset to have programmable flags or to
have two write enables, which allows depth expansion.
2 Write Enable Configuration
If Write Enable 2<Load> (WEN2</LD>) is set high at Reset (/RS = LOW), this pin operates as a
second Write Enable pin. In this configuration, when Write Enable (/WEN1) is LOW and Write
Enable 2<Load> (WEN2</LD>) is HIGH, data can be written into the FIFO on the rising edge of
every Write Clock (WCLK). Data is stored in FIFO sequentially and independently of any on-going
read operation. When Write Enable (/WEN1) is HIGH and/or Write Enable 2<Load> (WEN2</LD>)
is LOW, the input register holds the previous data and no new data is allowed to be written into the
FIFO. To prevent data overflow, the Full Flag (/FF) will go LOW, inhibiting further write operations.
Upon the completion of a valid read cycle, the Full Flag (/FF) will go HIGH after t
WFF
, allowing a valid
write to begin. Write Enable 1 (/WEN1) and Write Enable 2<Load> (WEN2</LD>) are ignored
when the FIFO is full.
Single Write Enable and Programmable Flags Support Configuration
The FIFO is configured to have programmable flags when the Write Enable2<Load> (WEN2</LD>)
is set to LOW at Reset (/RS = LOW). The AL4CS211/221/231/241/251 devices contain four 8-bit
offset registers, which can be loaded with data on the inputs, or read from the outputs. See following
table for details of the size of the registers and the default values.
1
st
word
2
nd
word
[7:0] Empty Offset (LSB)
[0] Empty Offset (MSB)
AL4CS211
Default = 07h
Default = 0b
[7:0] Empty Offset (LSB)
[1:0] Empty Offset (MSB)
AL4CS221
Default = 07h
Default = 00b
[7:0] Empty Offset (LSB)
[2:0] Empty Offset (MSB)
AL4CS231
Default = 07h
Default = 000b
[7:0] Empty Offset (LSB)
[3:0] Empty Offset (MSB)
AL4CS241
Default = 07h
Default = 0000b
[7:0] Empty Offset (LSB)
[4:0] Empty Offset (MSB)
AL4CS251
Default = 07h
Default = 00000b
In this configured, when the Write Enable1 (/WEN1) and Write Enable 2<Load> (WEN2</LD>) are
set LOW, data on the inputs D8 ~ D0 is written into the Empty (Least Significant Bit) Offset register
on the first rising edge of the Write Clock (WCLK). Data is written into the Empty (Most Significant
Bit) Offset register on the second rising edge of the Write Clock (WCLK), into the Full (Least
Significant Bit) Offset register on the third transition, and into the Full (Most Significant Bit) Offset
register on the fourth transition. The fifth transition of the Write Clock (WCLK) again writes to the
Empty (Least Significant Bit) Offset register.
3
rd
word
4
th
word
[7:0] Full Offset (LSB)
Default = 07h
[7:0] Full Offset (LSB)
Default = 07h
[7:0] Full Offset (LSB)
Default = 07h
[7:0] Full Offset (LSB)
Default = 07h
[7:0] Full Offset (LSB)
Default = 07h
[0] Full Offset (MSB)
Default = 0b
[1:0] Full Offset (MSB)
Default = 00b
[2:0] Full Offset (MSB)
Default = 000b
[3:0] Full Offset (MSB)
Default = 0000b
[4:0] Full Offset (MSB)
Default = 00000b
相關(guān)PDF資料
PDF描述
ALA110-SERIES ASIC
ALA201 ASIC
ALA202 ASIC
ALA300 ASIC
ALA301 ASIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AL4CX263 制造商:AVERLOGIC 制造商全稱:AVERLOGIC 功能描述:16K/32K/64K/128K x9, 8K/16K/32K/64K x18 Synchronous FIFO
AL4CX273 制造商:AVERLOGIC 制造商全稱:AVERLOGIC 功能描述:16K/32K/64K/128K x9, 8K/16K/32K/64K x18 Synchronous FIFO
AL4CX283 制造商:AVERLOGIC 制造商全稱:AVERLOGIC 功能描述:16K/32K/64K/128K x9, 8K/16K/32K/64K x18 Synchronous FIFO
AL4CX293 制造商:AVERLOGIC 制造商全稱:AVERLOGIC 功能描述:16K/32K/64K/128K x9, 8K/16K/32K/64K x18 Synchronous FIFO
AL4CX3650 制造商:AVERLOGIC 制造商全稱:AVERLOGIC 功能描述:2K/ 4K/ 8K/ 16K/ 32K x 36 Synchronous FIFOs