VREF NIN CIN

              
      
      
      參數(shù)資料
      型號(hào): ADN2804ACPZ-RL7
      廠商: Analog Devices Inc
      文件頁數(shù): 16/24頁
      文件大?。?/td> 0K
      描述: IC CLK/DATA REC 622MBPS 32-LFCSP
      標(biāo)準(zhǔn)包裝: 1,500
      類型: 時(shí)鐘和數(shù)據(jù)恢復(fù)(CDR),多路復(fù)用器
      PLL:
      主要目的: SONET/SDH
      輸入: CML
      輸出: LVDS
      電路數(shù): 1
      比率 - 輸入:輸出: 1:2
      差分 - 輸入:輸出: 是/是
      頻率 - 最大: 622MHz
      電源電壓: 3 V ~ 3.6 V
      工作溫度: -40°C ~ 85°C
      安裝類型: 表面貼裝
      封裝/外殼: 32-VFQFN 裸露焊盤,CSP
      供應(yīng)商設(shè)備封裝: 32-LFCSP-VQ(5x5)
      包裝: 帶卷 (TR)
      Data Sheet
      ADN2804
      Rev. C | Page 23 of 24
      50
      PIN
      VREF
      NIN
      CIN
      COUT
      V1
      CIN
      V1b
      V2
      V2b
      LIMAMP
      CDR
      +
      DATAOUTP
      DATAOUTN
      1
      V1
      V1b
      V2
      V2b
      VDIFF
      23
      4
      VREF
      VTH
      ADN2804
      VDIFF = V2–V2b
      VTH = ADN2804 QUANTIZER THRESHOLD
      NOTES:
      1. DURING DATA PATTERNS WITH HIGH TRANSITION DENSITY, DIFFERENTIAL DC VOLTAGE AT V1 AND V2 IS ZERO.
      2. WHEN THE OUTPUT OF THE TIA GOES TO CID, V1 AND V1b ARE DRIVEN TO DIFFERENT DC LEVELS. V2 AND V2b DISCHARGE TO THE
      VREF LEVEL, WHICH EFFECTIVELY INTRODUCES A DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAPACITORS.
      3. WHEN THE BURST OF DATA STARTS AGAIN, THE DIFFERENTIAL DC OFFSET ACROSS THE AC COUPLING CAPACITORS IS APPLIED TO
      THE INPUT LEVELS CAUSING A DC SHIFT IN THE DIFFERENTIAL INPUT. THIS SHIFT IS LARGE ENOUGH SUCH THAT ONE OF THE STATES,
      EITHER HIGH OR LOW DEPENDING ON THE LEVELS OF V1AND V1b WHEN THE TIA WENT TO CID, IS CANCELED OUT. THE QUANTIZER
      DOES NOT RECOGNIZE THIS AS A VALID STATE.
      4. THE DC OFFSET SLOWLY DISCHARGES UNTIL THE DIFFERENTIAL INPUT VOLTAGE EXCEEDS THE SENSITIVITY OF THE ADN2804. THE
      QUANTIZER CAN RECOGNIZE BOTH HIGH AND LOW STATES AT THIS POINT.
      0
      58
      01
      -02
      7
      TIA
      VCC
      Figure 26. Example of Baseline Wander
      DC-COUPLED APPLICATION
      The inputs to the ADN2804 can also be dc-coupled. This may
      be necessary in burst mode applications, where there are long
      periods of CIDs, and baseline wander cannot be tolerated. If the
      inputs to the ADN2804 are dc-coupled, care must be taken not
      to violate the input range and common-mode level require-
      ments of the ADN2804 (see Figure 27 through Figure 29). If dc
      coupling is required and the output levels of the TIA do not
      adhere to the levels shown in Figure 28, level shifting must be
      performed and/or an attenuator must be placed between the
      TIA outputs and the ADN2804 inputs.
      0.1F
      NIN
      PIN
      ADN2804
      2.5V
      VREF
      TIA
      VCC
      05
      80
      1-
      02
      8
      50
      3k
      Figure 27. DC-Coupled Application
      PIN
      IN
      P
      U
      T
      (
      V
      )
      V p-p = PIN – NIN = 2
      × VSE = 10mV AT SENSITIVITY
      VSE = 5mV MIN
      VCM = 2.3V MIN
      (DC-COUPLED)
      NIN
      0
      58
      01
      -0
      29
      Figure 28. Minimum Allowed DC-Coupled Input Levels
      PIN
      IN
      P
      U
      T
      (
      V
      )
      V p-p = PIN – NIN = 2
      × VSE = 2.0V MAX
      VSE = 1.0V MAX
      VCM = 2.3V
      (DC-COUPLED)
      NIN
      0
      58
      01
      -0
      30
      Figure 29. Maximum Allowed DC-Coupled Input Levels
      相關(guān)PDF資料
      PDF描述
      MS3120F22-55P CONN RCPT 55POS WALL MNT W/PINS
      MS27497E24B2PA CONN RCPT 100POS WALL MNT W/PINS
      AD9523BCPZ-REEL7 IC INTEGER-N CLCK GEN 72LFCSP
      PT06A-20-16P CONN PLUG 16 POS STRAIGHT W/PINS
      VE-JTW-MX-F3 CONVERTER MOD DC/DC 5.5V 75W
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      ADN2805 制造商:AD 制造商全稱:Analog Devices 功能描述:1.25 Gbps Clock and Data Recovery IC
      ADN2805ACPZ 功能描述:IC CLK/DATA REC 1.25GBPS 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專用 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 類型:時(shí)鐘/頻率發(fā)生器,多路復(fù)用器 PLL:是 主要目的:存儲(chǔ)器,RDRAM 輸入:晶體 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:1:2 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:Digi-Reel® 其它名稱:296-6719-6
      ADN2805ACPZ-500RL7 功能描述:IC CLK/DATA REC 1.25GBPS 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時(shí)鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時(shí)鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
      ADN2805ACPZ-RL7 功能描述:IC CLK/DATA REC 1.25GBPS 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時(shí)鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時(shí)鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
      ADN2806 制造商:AD 制造商全稱:Analog Devices 功能描述:622 Mbps Clock and Data Recovery IC