參數(shù)資料
型號: ADCLK905/PCBZ
廠商: Analog Devices Inc
文件頁數(shù): 3/16頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR ADCLK905 16LFCSP
設(shè)計(jì)資源: ADCLK9xx Eval Brd Schematics
ADCLK9xx Gerber Files
ADCLK905 BOM
標(biāo)準(zhǔn)包裝: 1
主要目的: 計(jì)時,時鐘緩沖器 / 驅(qū)動器 / 接收器 / 變換器
嵌入式:
已用 IC / 零件: ADCLK905
主要屬性: 1 輸入,1 輸出
次要屬性: ECL,LVPECL,PECL 輸出邏輯
已供物品:
相關(guān)產(chǎn)品: ADCLK905BCPZ-R7DKR-ND - IC CLK/DATA BUFF DVR 1:1 16LFCSP
ADCLK905BCPZ-R7CT-ND - IC CLK/DATA BUFF DVR 1:1 16LFCSP
ADCLK905BCPZ-R7TR-ND - IC CLK/DATA BUFF DVR 1:1 16LFCSP
ADCLK905BCPZ-WP-ND - IC CLK/DATA BUFF DVR 1:1 16LFCSP
ADCLK905BCPZ-R2-ND - IC CLK/DATA BUFF DVR 1:1 16LFCSP
ADCLK905/ADCLK907/ADCLK925
Rev. 0 | Page 11 of 16
APPLICATIONS INFORMATION
POWER/GROUND LAYOUT AND BYPASSING
The ADCLK905/ADCLK907/ADCLK925 buffers are designed
for very high speed applications. Consequently, high speed design
techniques must be used to achieve the specified performance.
It is critically important to use low impedance supply planes for
both the negative supply (VEE) and the positive supply (VCC) planes
as part of a multilayer board. Providing the lowest inductance
return path for switching currents ensures the best possible
performance in the target application.
It is also important to adequately bypass the input and output
supplies. A 1 μF electrolytic bypass capacitor should be placed
within several inches of each power supply pin to ground. In
addition, multiple high quality 0.001 μF bypass capacitors
should be placed as close as possible to each of the VEE and VCC
supply pins and should be connected to the GND plane with
redundant vias. High frequency bypass capacitors should be
carefully selected for minimum inductance and ESR. Parasitic
layout inductance should be strictly avoided to maximize the
effectiveness of the bypass at high frequencies.
OUTPUT STAGES
The specified performance can be achieved only by using proper
transmission line terminations. The outputs of the ADCLK905/
ADCLK907/ADCLK925 buffers are designed to directly drive
800 mV into 50 Ω cable or microstrip/stripline transmission
lines terminated with 50 Ω referenced to VCC 2 V. The PECL
output stage is shown in Figure 25. The outputs are designed for
best transmission line matching. If high speed signals must be
routed more than a centimeter, either the microstrip or the
stripline technique is required to ensure proper transition times
and to prevent excessive output ringing and pulse width-
dependent propagation delay dispersion.
VEE
VCC
Q
06
31
8-
0
25
Figure 25. Simplified Schematic Diagram of
the ADCLK905/ADCLK907/ADCLK925 PECL Output Stage
OPTIMIZING HIGH SPEED PERFORMANCE
As with any high speed circuit, proper design and layout
techniques are essential to obtaining the specified performance.
Stray capacitance, inductance, inductive power and ground
impedances, or other layout issues can severely limit performance
and cause oscillation. Discontinuities along input and output
transmission lines can also severely limit the specified jitter
performance by reducing the effective input slew rate.
In a 50 Ω environment, input and output matching have a
significant impact on performance. The buffer provides internal
50 Ω termination resistors for both D and D inputs. The return
side should normally be connected to the reference pin provided.
The termination potential should be carefully bypassed, using
ceramic capacitors to prevent undesired aberrations on the
input signal due to parasitic inductance in the termination
return path. If the inputs are directly coupled to a source, care
must be taken to ensure the pins are within the rated input
differential and common-mode ranges.
If the return is floated, the device exhibits 100 Ω cross termination,
but the source must then control the common-mode voltage
and supply the input bias currents.
There are ESD/clamp diodes between the input pins to prevent
the application of excessive offsets to the input transistors. ESD
diodes are not optimized for best ac performance. When a
clamp is desired, it is recommended that appropriate external
diodes be used.
BUFFER RANDOM JITTER
The ADCLK905/ADCLK907/ADCLK925 are specifically
designed to minimize added random jitter over a wide input
slew rate range. Provided sufficient voltage swing is present,
random jitter is affected most by the slew rate of the input signal.
Whenever possible, excessively large input signals should be
clamped with fast Schottky diodes because attenuators reduce
the slew rate. Input signal runs of more than a few centimeters
should be over low loss dielectrics or cables with good high
frequency characteristics.
相關(guān)PDF資料
PDF描述
EVAL-ADMP441Z BOARD EVAL FOR ADM441Z
SP1210R-152K INDUCTOR PWR SHIELDED 1.50UH SMD
HK1608R22K-T INDUCTOR HI FREQ 220NH 10% 0603
ECE-P2DA562HA CAP ALUM 5600UF 200V 20% SNAP
M3DDA-4018R IDC CABLE - MKR40A/MC40M/MKR40A
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADCLK907/PCBZ 功能描述:BOARD EVAL FOR ADCLK907 16LFCSP RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
ADCLK907BCPZ-R2 功能描述:IC CLK/DATA BUFF DVR 1:1 16LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計(jì)時 - 時鐘緩沖器,驅(qū)動器 系列:SIGe 標(biāo)準(zhǔn)包裝:74 系列:- 類型:扇出緩沖器(分配) 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 輸入:HCSL, LVCMOS, LVDS, LVPECL, LVTTL 輸出:HCSL,LVDS 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:管件
ADCLK907BCPZ-R7 功能描述:IC CLK/DATA BUFF DVR 1:1 16LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計(jì)時 - 時鐘緩沖器,驅(qū)動器 系列:SIGe 產(chǎn)品培訓(xùn)模塊:High Bandwidth Product Overview 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:扇出緩沖器(分配) 電路數(shù):1 比率 - 輸入:輸出:1:4 差分 - 輸入:輸出:是/是 輸入:CML,LVDS,LVPECL 輸出:CML 頻率 - 最大:2.5GHz 電源電壓:2.375 V ~ 2.625 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR)
ADCLK907BCPZ-TR 制造商:Analog Devices 功能描述:1:1 ECL,,3 GBPPS CLOCK/DATA BUFFERS - Tape and Reel
ADCLK907BCPZ-WP 功能描述:IC CLK/DATA BUFF DVR 1:1 16LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計(jì)時 - 時鐘緩沖器,驅(qū)動器 系列:SIGe 標(biāo)準(zhǔn)包裝:74 系列:- 類型:扇出緩沖器(分配) 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 輸入:HCSL, LVCMOS, LVDS, LVPECL, LVTTL 輸出:HCSL,LVDS 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:管件