參數(shù)資料
型號: ADC12181
廠商: National Semiconductor Corporation
英文描述: 12-Bit, 10 MHz Self-Calibrating, Pipelined A/D Converter with Internal Sample & Hold
中文描述: 12位,10 MHz的自校準(zhǔn),流水線A / D轉(zhuǎn)換器,內(nèi)置采樣
文件頁數(shù): 10/17頁
文件大?。?/td> 322K
代理商: ADC12181
Specification Definitions
APERTURE JITTER
is the variation in aperture delay from
sample to sample. Aperture jitter shows up as input noise.
APERTURE DELAY
See Sampling Delay.
CLOCK DUTY CYCLE
is the ratio of the time that the clock
waveform is high to the total time for one clock cycle.
DIFFERENTIAL NON-LINEARITY (DNL)
is the measure of
the maximum deviation from the ideal step size of 1 LSB.
EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE
BITS)
is another method of specifying Signal-to-Noise and
Distortion Ratio, or SINAD. ENOB is defined as (SINAD -
1.76) / 6.02 and says that the converter is equivalent to a
perfect ADC of this (ENOB) number of bits.
FULL POWER BANDWIDTH
is a measure of the frequency
at which the reconstructed output fundamental drops 3 dB
below its low frequency value for a full scale input.
FULL SCALE ERROR
is the difference between the input
voltage just causing a transition to positive full scale and
V
REF
-1.5 LSB.
INTEGRAL NON-LINEARITY (INL)
is a measure of the
deviation of each individual code from a line drawn from
negative full scale (
1
2
LSB below the first code transition)
through positive full scale (1
1
2
LSB above the last code
transition). The deviation of any given code from this straight
line is measured from the center of that code value. The end
point test method is used. INL is commonly measured at
rated clock frequency with a ramp input.
INTERMODULATION DISTORTION (IMD)
is the creation of
additional spectral components as a result of two sinusoidal
frequencies being applied to theADC input at the same time.
It is defined as the ratio of the power in the intermodulation
products to the total power in the original frequencies. IMD is
usually expressed in dB.
PIPELINE DELAY (LATENCY)
is the number of clock cycles
between initiation of conversion and the availability of that
conversion result at the output. New data is available at
every clock cycle, but the data lags the conversion by the
pipeline delay plus the Output Delay.
SAMPLING (APERTURE) DELAY
is the time after the edge
of the clock to when the input signal is acquired or held for
conversion.
SIGNAL TO NOISE PLUS DISTORTION (S/(N+D) or SI-
NAD)
is the ratio expressed in dB, of the rms value of the
input signal to the rms value of all of the other spectral
components below half the clock frequency, including har-
monics but excluding dc.
SIGNAL TO NOISE RATIO (SNR)
is the ratio of the rms
value of the input signal to the rms value of the other spectral
components below one-half the sampling frequency, not in-
cluding harmonics or dc.
SPURIOUS FREE DYNAMIC RANGE (SFDR)
is the differ-
ence, expressed in dB, between the rms values of the input
signal and the peak spurious signal, where a spurious signal
is any signal present in the output spectrum that is not
present at the input.
TOTAL HARMONIC DISTORTION (THD)
is the ratio of the
rms total of the first six harmonic components, to the rms
value of the input signal.
ZERO SCALE OFFSET ERROR
is the difference between
the ideal input voltage (
1
2
LSB) and the actual input voltage
that causes a transition from an output code of zero to an
output code of one.
ZERO ERROR
See Zero Scale Offset Error.
A
www.national.com
10
相關(guān)PDF資料
PDF描述
ADC12181CIVT 12-Bit, 10 MHz Self-Calibrating, Pipelined A/D Converter with Internal Sample & Hold
ADC12181EVAL 12-Bit, 5 MHz Self-Calibrating, Pipelined A/D Converter
ADC12191CIVT 12-Bit, 10 MHz Self-Calibrating, Pipelined A/D Converter with Internal Sample & Hold
ADC12191 12-Bit, 10 MHz Self-Calibrating, Pipelined A/D Converter with Internal Sample & Hold(12位10 MHz可自行校對的管線式帶內(nèi)部采樣和保持功能A/D轉(zhuǎn)換器)
ADC121S625 12-Bit, 50 ksps to 200 ksps, Differential Input, Micro Power Sampling A/D Converter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADC12181CIVT 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
ADC12181EVAL 功能描述:BOARD EVALUATION FOR ADC12181 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
ADC12191 制造商:NSC 制造商全稱:National Semiconductor 功能描述:12-Bit, 10 MHz Self-Calibrating, Pipelined A/D Converter with Internal Sample & Hold
ADC12191CIVT 制造商:NSC 制造商全稱:National Semiconductor 功能描述:12-Bit, 10 MHz Self-Calibrating, Pipelined A/D Converter with Internal Sample & Hold
ADC121C021 制造商:NSC 制造商全稱:National Semiconductor 功能描述:I2C-Compatible, 12-Bit Analog-to-Digital Converter (ADC) with Alert Function