tDS
參數(shù)資料
型號: AD9736BBC
廠商: Analog Devices Inc
文件頁數(shù): 32/72頁
文件大?。?/td> 0K
描述: IC DAC 14BIT 1.2GSPS 160CSPBGA
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 1
位數(shù): 14
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 模擬和數(shù)字
功率耗散(最大): 550mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 160-LFBGA,CSPBGA
供應(yīng)商設(shè)備封裝: 160-CSPBGA(12x12)
包裝: 托盤
輸出數(shù)目和類型: 2 電流,單極
采樣率(每秒): 1.2G
AD9734/AD9735/AD9736
Rev. A | Page 38 of 72
INSTRUCTION BIT 6
INSTRUCTION BIT 7
CSB
SCLK
SDIO
tDS
tDH
tPWH
tPWL
tSCLK
04862-071
Figure 73. Timing Diagram for SPI Register Write
I1
I0
D7
D6
D5
tDV
tDNV
CSB
SCLK
SDIO
04862-072
Figure 74. Timing Diagram for SPI Register Read
After the last instruction bit is written to the SDIO pin, the
driving signal must be set to a high impedance in time for the
bus to turn around. The serial output data from the AD973x is
enabled by the falling edge of SCLK. This causes the first output
data bit to be shorter than the remaining data bits, as shown in
To assure proper reading of data, read the SDIO or SDO pin
prior to changing the SCLK from low to high. Due to the more
complex multibyte protocol, multiple AD973x devices cannot
be daisy-chained on the SPI bus. Multiple DACs should be
controlled by independent CSB signals.
PIN MODE OPERATION
When the PIN_MODE input (Pin L1) is set high, the SPI port is
disabled. The SPI port pins are remapped, as shown in Table 21.
The function of these pins is described in Table 22. The remain-
ing PIN_MODE register settings are shown in Table 9.
Table 21. SPI_MODE vs. PIN_MODE Inputs
Pin Number
PIN_MODE = 0
PIN_MODE = 1
E13
IRQ
UNSIGNED
F13
CSB
G13
SCLK
FSC0
E14
RESET
PD
F14
SDIO
FIFO
G14
SDO
FSC1
Table 22. PIN_MODE Input Functions
Mnemonic
Function
UNSIGNED
0, twos complement input data format
1, unsigned input data format
0, interpolation disabled
1, interpolation = 2× enabled
FSC1, FSC0
00, sleep mode
01, 10 mA full-scale output current
10, 20 mA full-scale output current
11, 30 mA full-scale output current
PD
0, chip enabled
1, chip in power-down state
FIFO
0, input FIFO disabled
1, input FIFO enabled
Care must be taken when using PIN_MODE because only the
control bits shown in Table 22 can be changed. If the remaining
register default values are not suitable for the desired operation,
PIN_MODE cannot be used. If the FIFO is enabled, the
controller clock must be less than 10 MHz. This limits the DAC
clock to 160 MHz.
RESET OPERATION
The RESET pin forces all SPI register contents to their default
values (see Table 9), which places the DAC in a known state.
The software reset bit forces all SPI register contents, except
Reg. 0 and Reg. 4, to their default values.
The internal reset signal is derived from a logical OR operation
on the RESET pin state and from the software reset state. This
internal reset signal drives all SPI registers to their default
values, except Reg. 0 and Reg. 4, which are unaffected. The data
registers are not affected by either reset.
The software reset is asserted by writing 1 to Reg. 0, Bit 5. It
may be cleared on the next SPI write cycle or a later write cycle.
PROGRAMMING SEQUENCE
The AD973x registers should be programmed in this order:
1.
Reset hardware.
2.
Make changes to SPI port configuration, if necessary.
3.
Input format, if unsigned.
4.
Interpolation, if in 2× mode.
5.
Calibrate and set the LVDS controller.
6.
Enable the FIFO.
7.
Calibrate and set the sync controller.
Step 1 through Step 4 are required, while Step 5 through Step 7
are optional. The LVDS controller can help assure proper data
reception in the DAC with changes in temperature and voltage.
The sync controller manages the FIFO to assure proper transfer
of the received data to the DAC core with changes in
temperature and voltage. The DAC is intended to operate with
both controllers active unless data and clock alignment is
managed externally.
相關(guān)PDF資料
PDF描述
AD9737ABBCZ IC DAC 11BIT 2.5GSPS RF 160BGA
AD9740ARU IC DAC 10BIT 210MSPS 28-TSSOP
AD9742ACPZ IC DAC 12BIT 210MSPS 32LFCSP
AD9744ACPZ IC DAC 14BIT 210MSPS 32-LFCSP
AD9746BCPZ IC DAC DUAL 14B 250MSPS 72LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9736BBCRL 功能描述:IC DAC 14BIT 1.2GSPS 160CSPBGA RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1,000 系列:- 設(shè)置時(shí)間:1µs 位數(shù):8 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數(shù)目和類型:8 電壓,單極 采樣率(每秒):*
AD9736BBCZ 功能描述:IC DAC 14BIT 1.2GSPS 160CSPBGA RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 設(shè)置時(shí)間:4.5µs 位數(shù):12 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:8-SOICN 包裝:剪切帶 (CT) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):* 其它名稱:MCP4921T-E/SNCTMCP4921T-E/SNRCTMCP4921T-E/SNRCT-ND
AD9736BBCZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:10-/12-/14-Bit, 1200 MSPS DACS
AD9736BBCZRL 功能描述:IC DAC 14BIT 1.2GSPS 160CSPBGA RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1,000 系列:- 設(shè)置時(shí)間:1µs 位數(shù):8 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數(shù)目和類型:8 電壓,單極 采樣率(每秒):*
AD9736BBCZRL1 制造商:AD 制造商全稱:Analog Devices 功能描述:10-/12-/14-Bit, 1200 MSPS DACS