AVDD33 = DVDD33 = 3.3 V, CVDD18 = DVDD18 = 1.8 V, maximum sample ra" />
參數(shù)資料
型號: AD9735BBCZRL
廠商: Analog Devices Inc
文件頁數(shù): 56/72頁
文件大?。?/td> 0K
描述: IC DAC 12BIT 1.2GSPS 160-CSPBGA
產(chǎn)品培訓模塊: Data Converter Fundamentals
DAC Architectures
標準包裝: 1,500
位數(shù): 12
數(shù)據(jù)接口: 并聯(lián)
轉換器數(shù)目: 1
電壓電源: 模擬和數(shù)字
功率耗散(最大): 550mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 160-LFBGA,CSPBGA
供應商設備封裝: 160-CSPBGA(12x12)
包裝: 帶卷 (TR)
輸出數(shù)目和類型: 2 電流,單極
采樣率(每秒): 1.2G
AD9734/AD9735/AD9736
Rev. A | Page 6 of 72
DIGITAL SPECIFICATIONS
AVDD33 = DVDD33 = 3.3 V, CVDD18 = DVDD18 = 1.8 V, maximum sample rate, IFS = 20 mA, 1× mode, 25 Ω, 1% balanced load,
unless otherwise noted. LVDS drivers and receivers are compliant to the IEEE-1596 reduced range link, unless otherwise noted.
Table 2.
Parameter
Min
Typ
Max
Unit
LVDS DATA INPUT
(DB[13:0]+, DB[13:0]) DB+ = VIA, DB = VIB
Input Voltage Range, VIA or VIB
825
1575
mV
Input Differential Threshold, VIDTH
100
+100
mV
Input Differential Hysteresis, VIDTHH VIDTHL
20
mV
Receiver Differential Input Impedance, RIN
80
120
Ω
LVDS Input Rate
1200
MSPS
LVDS Minimum Data Valid Period (tMDE)
344
ps
LVDS CLOCK INPUT
(DATACLK_IN+, DATACLK_IN) DATACLK_IN+ = VIA, DATACLK_IN = VIB
Input Voltage Range, VIA or VIB
825
1575
mV
Input Differential Threshold,1 VIDTH
100
+100
mV
Input Differential Hysteresis, VIDTHH VIDTHL
20
mV
Receiver Differential Input Impedance, RIN
80
120
Ω
Maximum Clock Rate
600
MHz
LVDS CLOCK OUTPUT
(DATACLK_OUT+, DATACLK_ OUT) DATACLK_OUT+ = Voa, DATACLK_OUT = Vob 100 Ω Termination
Output Voltage High, VOA or VOB
1375
mV
Output Voltage Low, VOA or VOB
1025
mV
Output Differential Voltage, |VOD|
150
200
250
mV
Output Offset Voltage, VOS
1150
1250
mV
Output Impedance, Single-Ended, RO
80
100
120
Ω
RO Mismatch Between A and B,
ΔRO
10
%
Change in |VOD| Between 0 and 1, |
ΔVOD|
25
mV
Change in VOS Between 0 and 1,
ΔVOS
25
mV
Output Current—Driver Shorted to Ground, ISA, ISB
20
mA
Output Current—Drivers Shorted Together, ISAB
4
mA
Power-Off Output Leakage, |IXA|, |IXB|
10
mA
Maximum Clock Rate
600
MHz
DAC CLOCK INPUT (CLK+, CLK)
Input Voltage Range, CLK or CLK+
0
800
Differential Peak-to-Peak Voltage
400
800
1600
mV
Common-Mode Voltage
300
400
500
mV
Maximum Clock Rate
1200
MHz
SERIAL PERIPHERAL INTERFACE
Maximum Clock Rate (fSCLK, 1/tSCLK)
20
MHz
Minimum Pulse Width High, tPWH
20
ns
Minimum Pulse Width Low, tPWL
20
ns
Minimum SDIO and CSB to SCLK Setup, tDS
10
ns
Minimum SCLK to SDIO Hold, tDH
5
ns
Maximum SCLK to Valid SDIO and SDO, tDV
20
ns
Minimum SCLK to Invalid SDIO and SDO, tDNV
5
ns
相關PDF資料
PDF描述
VE-264-MY-B1 CONVERTER MOD DC/DC 48V 50W
AD9776BSVZRL IC DAC 12BIT DUAL 1GSPS 100TQFP
NCS2553DR2G IC TRPL VIDEO AMP W/FILTER 8SOIC
VE-261-MY-B1 CONVERTER MOD DC/DC 12V 50W
VE-260-MY-B1 CONVERTER MOD DC/DC 5V 50W
相關代理商/技術參數(shù)
參數(shù)描述
AD9735BBCZRL1 制造商:AD 制造商全稱:Analog Devices 功能描述:10-/12-/14-Bit, 1200 MSPS DACS
AD9735-DPG2-EBZ 功能描述:BOARD EVAL FOR AD9735 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉換器 (DAC) 系列:* 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
AD9735-EB 制造商:Analog Devices 功能描述:
AD9735-EBZ 制造商:Analog Devices 功能描述:Evaluation Board For AD9735 DAC, 10-/12-/14-Bit, 1200 MSPS DACs 制造商:Analog Devices 功能描述:EVAL BD FOR AD9735 DAC, 10-/12-/14BIT, 1200 MSPS DACS - Bulk
AD9736 制造商:Analog Devices 功能描述:14-BIT, 1.2 GSPS TXDAC+? D/A CONVERTER - Bulk