參數(shù)資料
型號: AD9551BCPZ
廠商: Analog Devices Inc
文件頁數(shù): 29/40頁
文件大小: 0K
描述: IC CLOCK GEN MULTISERV 40-LFCSP
標準包裝: 1
類型: 時鐘發(fā)生器
PLL:
輸入: 晶體
輸出: CMOS,LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 2:2
差分 - 輸入:輸出: 是/是
頻率 - 最大: 900MHz
除法器/乘法器: 無/無
電源電壓: 3.3V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 40-VFQFN 裸露焊盤,CSP
供應商設備封裝: 40-LFCSP-VQ(6x6)
包裝: 托盤
AD9551
Rev. B | Page 35 of 40
Input Receiver and Band Gap (Register 0x1A)
Table 27.
Address
Bit
Bit Name
Description
0x1A
7
Receiver reset
Input receiver reset control. This is an autoclearing bit.
0 = normal operation (default).
1 = reset input receiver logic.
[6:2]
Band gap voltage adjust
Controls the band gap voltage setting from minimum (0 0000) to maximum (1 1111).
Default is 0 0000.
1
Enable receiver power-down
Controls the option to power down the REFA and/or REFB receiver via Register 0x26[4]
and Register 0x1E[4], respectively.
0 = option disabled (default).
1 = option enabled.
0
Enable SPI control of band gap
voltage
Enables functionality of Bits[6:2].
0 = the device automatically selects receiver band gap voltage (default).
1 = Bits[6:2] define the receiver band gap voltage.
DCXO Control (Register 0x1B to Register 0x1D)
Table 28.
Address
Bit
Bit Name
Description
0x1B
7
Disable SPI control of DCXO
tuning capacitor
Disables functionality of Bits[5:0].
0 = tuning capacitance defined by Bits[5:0].
1 = the device automatically selects DCXO tuning capacitance (default).
6
Enable SPI control of DCXO
varactor
Enables functionality of Register 0x1C and Register 0x1D[7:3].
0 = the device automatically selects DCXO varactor (default).
1 = varactor defined by Register 0x1C[7:0] and Register 0x1D[7:3].
[5:0]
DCXO tuning capacitor control
Higher binary values correspond to smaller total capacitance, resulting in a higher
operating frequency. Default is 00 0000.
0x1C
[7:0]
DCXO varactor control
Bits[12:5] of the 13-bit varactor control word.
0x1D
[7:3]
DCXO varactor control
Bits[4:0] of the 13-bit varactor control word. The default varactor control word is
0 0000 0000 0000.
2
Select 2× frequency multiplier
Select/bypass the 2× frequency multiplier.
0 = bypassed (default).
1 = selected.
1
DCXO bypass
Select/bypass the DCXO.
0 = selected (default).
1 = bypassed.
0
Unused
Unused.
相關PDF資料
PDF描述
AD9552BCPZ-REEL7 IC PLL CLOCK GEN LP 32LFCSP
AD9553BCPZ-REEL7 IC INTEGER-N CLCK GEN 32LFCSP
AD9557BCPZ-REEL7 IC CLK XLATR PLL 1250MHZ 40LFCSP
AD9558BCPZ-REEL7 IC CLK XLATR PLL 1250MHZ 64LFCSP
AD9571ACPZPEC-R7 IC PLL CLOCK GEN 25MHZ 40LFCSP
相關代理商/技術參數(shù)
參數(shù)描述
AD9551BCPZ-REEL7 功能描述:IC CLOCK GEN TRANSLATOR 40LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 時鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應商設備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9552 制造商:AD 制造商全稱:Analog Devices 功能描述:Oscillator Frequency Upconverter
AD9552/PCBZ 功能描述:BOARD EVALUATION FOR AD9552 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標準包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
AD9552BCPZ 功能描述:IC PLL CLOCK GEN LP 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:2,000 系列:- 類型:PLL 頻率合成器 PLL:是 輸入:晶體 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/無 頻率 - 最大:1GHz 除法器/乘法器:是/無 電源電壓:4.5 V ~ 5.5 V 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-LSSOP(0.175",4.40mm 寬) 供應商設備封裝:16-SSOP 包裝:帶卷 (TR) 其它名稱:NJW1504V-TE1-NDNJW1504V-TE1TR
AD9552BCPZ 制造商:Analog Devices 功能描述:IC PLL CLOCK GENERATOR 112.5MHZ LFCSP-32