參數(shù)資料
型號: AD9522-4BCPZ-REEL7
廠商: ANALOG DEVICES INC
元件分類: 時(shí)鐘產(chǎn)生/分配
英文描述: OTHER CLOCK GENERATOR, QCC64
封裝: 9 X 9 MM, ROHS COMPLIANT, MO-220VMMD-4, LFCSP-64
文件頁數(shù): 2/84頁
文件大?。?/td> 1606K
代理商: AD9522-4BCPZ-REEL7
AD9522-4
Rev. 0 | Page 10 of 84
CLOCK OUTPUT ABSOLUTE PHASE NOISE (INTERNAL VCO USED)
Table 7.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
LVDS ABSOLUTE PHASE NOISE
Internal VCO; VCO divider = 3; LVDS output and
for loop bandwidths < 1 kHz
VCO = 1.8 GHz; Output = 600 MHz
@ 1 kHz Offset
64
dBc/Hz
@ 10 kHz Offset
93
dBc/Hz
@ 100 kHz Offset
116
dBc/Hz
@ 1 MHz Offset
135
dBc/Hz
@ 10 MHz Offset
148
dBc/Hz
@ 40 MHz Offset
151
dBc/Hz
VCO = 1.6 GHz; Output = 533 MHz
@ 1 kHz Offset
66
dBc/Hz
@ 10 kHz Offset
96
dBc/Hz
@ 100 kHz Offset
120
dBc/Hz
@ 1 MHz Offset
137
dBc/Hz
@ 10 MHz Offset
149
dBc/Hz
@ 40 MHz Offset
151
dBc/Hz
VCO = 1.4 GHz; Output = 467 MHz
@ 1 kHz Offset
71
dBc/Hz
@ 10 kHz Offset
101
dBc/Hz
@ 100 kHz Offset
124
dBc/Hz
@ 1 MHz Offset
140
dBc/Hz
@ 10 MHz Offset
150
dBc/Hz
@ 40 MHz Offset
152
dBc/Hz
CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK GENERATION USING INTERNAL VCO)
Table 8.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
LVDS OUTPUT ABSOLUTE TIME JITTER
Application example based on a typical
setup where the reference source is
clean, so a wider PLL loop bandwidth is
used; reference = 15.36 MHz; R DIV = 1
VCO = 1475 MHz; LVDS = 245.76 MHz; PLL LBW = 55 kHz
127
fs rms
Integration BW = 200 kHz to 10 MHz
285
fs rms
Integration BW = 12 kHz to 20 MHz
VCO = 1475 MHz; LVDS = 122.88 MHz; PLL LBW = 55 kHz
145
fs rms
Integration BW = 200 kHz to 10 MHz
299
fs rms
Integration BW = 12 kHz to 20 MHz
VCO = 1475 MHz; LVDS = 61.44 MHz; PLL LBW = 55 kHz
194
fs rms
Integration BW = 200 kHz to 10 MHz
351
fs rms
Integration BW = 12 kHz to 20 MHz
CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK CLEANUP USING INTERNAL VCO)
Table 9.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
LVDS OUTPUT ABSOLUTE TIME JITTER
Application example based on a typical
setup where the reference source is jittery,
so a narrower PLL loop bandwidth is used;
reference = 19.44 MHz; R DIV = 162
VCO = 1400 MHz; LVDS = 155.52 MHz; PLL LBW = 1.8 kHz
372
fs rms
Integration BW = 12 kHz to 20 MHz
VCO = 1475 MHz; LVDS = 122.88 MHz; PLL LBW = 1.8 kHz
418
fs rms
Integration BW = 12 kHz to 20 MHz
相關(guān)PDF資料
PDF描述
AD9522-4BCPZ OTHER CLOCK GENERATOR, QCC64
AD9575ARUZLVD Network Clock Generator, Two Outputs, TSSOP 4.4 MM, No of Pins: 16
AD9575ARUZPEC Network Clock Generator, Two Outputs, TSSOP 4.4 MM, No of Pins: 16
ADC-10-4-75R+ 5 MHz - 1000 MHz RF/MICROWAVE DIRECTIONAL COUPLER, 1.8 dB INSERTION LOSS-MAX
ADC1113D125HN Dual 11 bits ADC; 125 Msps; serial JESD204A
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9522-5 制造商:AD 制造商全稱:Analog Devices 功能描述:12 LVDS/24 CMOS Output Clock Generator
AD9522-5/PCBZ 功能描述:BOARD EVALUATION FOR AD9522-5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
AD9522-5BCPZ 功能描述:IC CLOCK GEN 2.4GHZ 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9522-5BCPZ-REEL7 功能描述:IC CLOCK GEN 2.4GHZ 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
AD9523 制造商:AD 制造商全稱:Analog Devices 功能描述:Jitter Cleaner and Clock Generator with 14 Differential or 29 LVCMOS Outputs