參數(shù)資料
型號: AD9253-125EBZ
廠商: Analog Devices Inc
文件頁數(shù): 21/40頁
文件大小: 0K
描述: BOARD EVAL FOR AD9253-125
標(biāo)準(zhǔn)包裝: 1
ADC 的數(shù)量: 4
位數(shù): 14
采樣率(每秒): 125M
數(shù)據(jù)接口: LVDS,串行,SPI?
輸入范圍: 2 Vpp
在以下條件下的電源(標(biāo)準(zhǔn)): 110mW @ 25MSPS
工作溫度: -40°C ~ 85°C
已用 IC / 零件: AD9253
已供物品:
AD9253
Data Sheet
Rev. 0 | Page 28 of 40
Figure 73 shows an example of trace lengths exceeding 24 inches
on standard FR-4 material. Notice that the TIE jitter histogram
reflects the decrease of the data eye opening as the edge deviates
from the ideal position.
It is the user’s responsibility to determine if the waveforms
meet the timing budget of the design when the trace lengths
exceed 24 inches. Additional SPI options allow the user to further
increase the internal termination (increasing the current) of all
four outputs to drive longer trace lengths. This can be achieved
by programming Register 0x15. Even though this produces
sharper rise and fall times on the data edges and is less prone to
bit errors, the power dissipation of the DRVDD supply increases
when this option is used.
500
400
300
200
100
–500
–400
–300
–200
–100
0
–0.8ns
–0.4ns
0ns
0.4ns
–0.8ns
EYE
D
IA
G
R
A
M
VO
L
T
A
G
E
(
m
V)
EYE: ALL BITS
ULS: 8000/414024
10k
12k
2k
4k
6k
8k
0k
–800ps –600ps –400ps –200ps
0ps
200ps
400ps
600ps
TI
E
J
ITTE
R
H
IS
T
OG
R
A
M
(
H
it
s)
100
65-
0
76
The format of the output data is twos complement by default.
An example of the output coding format can be found in Table 10.
To change the output data format to offset binary, see the
Memory Map section.
Data from each ADC is serialized and provided on a separate
channel in two lanes in DDR mode. The data rate for each serial
stream is equal to 16 bits times the sample clock rate, with a
maximum of 500 Mbps/lane [(16 bits × 125 MSPS)/(2 × 2) =
500 Mbps/lane)]. The lowest typical conversion rate is 10 MSPS.
See the Memory Map section for details on enabling this feature.
Two output clocks are provided to assist in capturing data from
the AD9253. The DCO is used to clock the output data and is
equal to four times the sample clock (CLK) rate for the default
mode of operation. Data is clocked out of the AD9253 and must
be captured on the rising and falling edges of the DCO that
supports double data rate (DDR) capturing. The FCO is used to
signal the start of a new output byte and is equal to the sample
clock rate in 1× frame mode. See the Timing Diagrams section
for more information.
Figure 73. Data Eye for LVDS Outputs in ANSI-644 Mode with Trace Lengths
Greater than 24 Inches on Standard FR-4 Material, External 100 Ω Far-End
Termination Only
Table 10. Digital Output Coding
Input (V)
Condition (V)
Offset Binary Output Mode
Twos Complement Mode
VIN+ VIN
<VREF 0.5 LSB
0000 0000 0000 0000
1000 0000 0000 0000
VIN+ VIN
VREF
0000 0000 0000 0000
1000 0000 0000 0000
VIN+ VIN
0 V
1000 0000 0000 0000
0000 0000 0000 0000
VIN+ VIN
+VREF 1.0 LSB
1111 1111 1111 1100
0111 1111 1111 1100
VIN+ VIN
>+VREF 0.5 LSB
1111 1111 1111 1100
0111 1111 1111 1100
相關(guān)PDF資料
PDF描述
GCM15DRYF CONN EDGECARD 30POS DIP .156 SLD
VE-2WX-EY CONVERTER MOD DC/DC 5.2V 50W
STD21W-G WIRE & CABLE MARKERS
STD21W-U WIRE & CABLE MARKERS
381LX221M250J012 CAP ALUM 220UF 250V 20% SNAP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9253BCPZ-105 功能描述:IC ADC 14BIT SRL 105MSPS 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD9253BCPZ-125 功能描述:IC ADC 14BIT SRL 125MSPS 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD9253BCPZ-80 功能描述:IC ADC 14BIT SRL 80MSPS 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD9253BCPZRL7-105 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 14 Bit 105Msps Quad ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類型: 信噪比: 接口類型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9253BCPZRL7-125 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 14 Bit 125Msps Quad ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類型: 信噪比: 接口類型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體: