AVDD = 3 V, DRVDD = 2.5 V, maximum sample rate, CLK_A = CLK_B; A
參數(shù)資料
型號: AD9238BSTZ-40
廠商: Analog Devices Inc
文件頁數(shù): 45/48頁
文件大小: 0K
描述: IC ADC 12BIT DUAL 40MSPS 64-LQFP
標準包裝: 1
位數(shù): 12
采樣率(每秒): 40M
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 330mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 64-LQFP
供應商設備封裝: 64-LQFP(7x7)
包裝: 托盤
輸入數(shù)目和類型: 4 個單端,單極;2 個差分,單極
產(chǎn)品目錄頁面: 780 (CN2011-ZH PDF)
配用: AD9238BCP-65EBZ-ND - BOARD EVAL WITH AD9238BCP-65
AD9238
Rev. C | Page 6 of 48
DIGITAL SPECIFICATIONS
AVDD = 3 V, DRVDD = 2.5 V, maximum sample rate, CLK_A = CLK_B; AIN = 0.5 dBFS differential input, 1.0 V internal reference,
TMIN to TMAX, DCS enabled, unless otherwise noted.
Table 3.
Test
AD9238BST/BCP-20
AD9238BST/BCP-40
AD9238BST/BCP-65
Parameter
Temp
Level
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
LOGIC INPUTS
High Level Input Voltage
Full
IV
2.0
V
Low Level Input Voltage
Full
IV
0.8
V
High Level Input Current
Full
IV
10
+10
10
+10
10
+10
μA
Low Level Input Current
Full
IV
10
+10
10
+10
10
+10
μA
Input Capacitance
Full
IV
2
pF
LOGIC OUTPUTS1
High Level Output Voltage
Full
IV
DRVDD
0.05
DRVDD
0.05
DRVDD
0.05
V
Low Level Output Voltage
Full
IV
0.05
V
1 Output voltage levels measured with capacitive load only on each output.
SWITCHING SPECIFICATIONS
AVDD = 3 V, DRVDD = 2.5 V, maximum sample rate, CLK_A = CLK_B; AIN = 0.5 dBFS differential input, 1.0 V internal reference,
TMIN to TMAX, DCS enabled, unless otherwise noted.
Table 4.
Test
AD9238BST/BCP-20
AD9238BST/BCP-40
AD9238BST/BCP-65
Parameter
Temp
Level
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
SWITCHING PERFORMANCE
Maximum Conversion Rate
Full
VI
20
40
65
MSPS
Minimum Conversion Rate
Full
V
1
MSPS
CLK Period
Full
V
50.0
25.0
15.4
ns
CLK Pulse-Width High1
Full
V
15.0
8.8
6.2
ns
CLK Pulse-Width Low1
Full
V
15.0
8.8
6.2
ns
DATA OUTPUT PARAMETER
Output Delay2 (tPD)
Full
VI
2
3.5
6
2
3.5
6
2
3.5
6
ns
Pipeline Delay (Latency)
Full
V
7
Cycles
Aperture Delay (tA)
Full
V
1.0
ns
Aperture Uncertainty (tJ)
Full
V
0.5
ps rms
Wake-Up Time3
Full
V
2.5
ms
OUT-OF-RANGE RECOVERY TIME
Full
V
2
Cycles
1 The AD9238-65 model has a duty cycle stabilizer circuit that, when enabled, corrects for a wide range of duty cycles (see Figure 24).
2 Output delay is measured from clock 50% transition to data 50% transition, with a 5 pF load on each output.
3 Wake-up time is dependent on the value of the decoupling capacitors; typical values shown with 0.1 μF and 10 μF capacitors on REFT and REFB.
N–1
N
N+1
N+2
N+3
N+4
N+5
N+6
N+7
N+8
ANALOG
INPUT
CLOCK
DATA
OUT
N–9
N–8
N–7
N–6
N–5
N–4
N–3
N–2
N–1
N
MIN 2.0ns,
MAX 6.0ns
tPD =
02640-002
Figure 2. Timing Diagram
相關(guān)PDF資料
PDF描述
VI-J13-MW-F2 CONVERTER MOD DC/DC 24V 100W
MAX9101ESA+T IC COMPARATOR OD 8-SOIC
LTC1410CG#PBF IC A/D CONV 12BIT SAMPLNG 28SSOP
VE-B1N-MX-F4 CONVERTER MOD DC/DC 18.5V 75W
LTC1418ACG#PBF IC A/D CONV 14BIT SRL&PAR 28SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9238BSTZ-40 制造商:Analog Devices 功能描述:IC 12-BIT ADC
AD9238BSTZ-40EB 制造商:AD 制造商全稱:Analog Devices 功能描述:12-Bit, 20 MSPS/40 MSPS/65 MSPS Dual A/D Converter
AD9238BSTZ-65 功能描述:IC ADC 12BIT DUAL 65MSPS 64-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標準包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應商設備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD9238BSTZ-65 制造商:Analog Devices 功能描述:12BIT ADC 3V 65MSPS 9238 LQFP64
AD9238BSTZ-65EB 制造商:AD 制造商全稱:Analog Devices 功能描述:12-Bit, 20 MSPS/40 MSPS/65 MSPS Dual A/D Converter