參數(shù)資料
型號(hào): AD8651ARZ-REEL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 8/20頁(yè)
文件大?。?/td> 0K
描述: IC OPAMP VF CMOS 50MHZ LN 8SOIC
標(biāo)準(zhǔn)包裝: 1,000
系列: DigiTrim®
放大器類型: 電壓反饋
電路數(shù): 1
輸出類型: 滿擺幅
轉(zhuǎn)換速率: 41 V/µs
增益帶寬積: 50MHz
電流 - 輸入偏壓: 1pA
電壓 - 輸入偏移: 100µV
電流 - 電源: 9.5mA
電流 - 輸出 / 通道: 40mA
電壓 - 電源,單路/雙路(±): 2.7 V ~ 5.5 V,±1.35 V ~ 2.75 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 8-SO
包裝: 帶卷 (TR)
AD8651/AD8652
Data Sheet
Rev. D | Page 16 of 20
Input Capacitance
Along with bypassing and grounding, high speed amplifiers can be
sensitive to parasitic capacitance between the inputs and ground. A
few picofarads of capacitance reduces the input impedance at high
frequencies, which in turn increases the amplifier gain, causing
peaking in the frequency response or oscillations. With the
AD865x, additional input damping is required for stability with
capacitive loads greater than 47 pF with direct input to output
feedback (see the Output Capacitance section).
Output Capacitance
When using high speed amplifiers, it is important to consider
the effects of the capacitive loading on amplifier stability.
Capacitive loading interacts with the output impedance of the
amplifier, causing reduction of the BW as well as peaking and
ringing of the frequency response. To reduce the effects of the
capacitive loading and allow higher capacitive loads, there are
two commonly used methods.
As shown in Figure 56, place a small value resistor (RS) in
series with the output to isolate the load capacitor from the
amplifier output. Heavy capacitive loads can reduce the
phase margin of an amplifier and cause the amplifier
response to peak or become unstable. The AD865x is able
to drive up to 47 pF in a unity gain buffer configuration
without oscillation or external compensation. However, if
an application requires a higher capacitive load drive when
the AD865x is in unity gain, the use of external isolation
networks can be used. The effect produced by this resistor
is to isolate the op amp output from the capacitive load.
The required amount of series resistance has been
tabulated in Table 5 for different capacitive loads. While
this technique improves the overall capacitive load drive
for the amplifier, its biggest drawback is that it reduces the
output swing of the overall circuit.
VIN
0
3
2
U1
RL
CL
RS
VOUT
VCC
03301-
055
+
AD865x
V+
V
Figure 56. Driving Large Capacitive Loads
Table 5. Optimum Values for Driving Large Capacitive Loads
CL
RS
100 pF
50
500 pF
35
1.0 nF
25
Another way to stabilize an op amp driving a large capacitive
load is to use a snubber network, as shown in Figure 57. Because
there is not any isolation resistor in the signal path, this method
has the significant advantage of not reducing the output swing.
The exact values of RS and CS are derived experimentally. In
Figure 57, an optimum RS and CS combination for a capacitive
load drive ranging from 50 pF to 1 nF was chosen. For this,
RS = 3 and CS = 10 nF were chosen.
200mV
RL
CL
RS
CS
VOUT
V+
V
03301-
056
+
AD865x
V+
V
Figure 57. Snubber Network
Settling Time
The settling time of an amplifier is defined as the time it takes
for the output to respond to a step change of input and enter
and remain within a defined error band, as measured relative to
the 50% point of the input pulse. This parameter is especially
important in measurements and control circuits where amplifi-
ers are used to buffer A/D inputs or DAC outputs. The design of
the AD865x family combines a high slew rate and a wide gain
bandwidth product to produce an amplifier with very fast
settling time. The AD865x is configured in the noninverting
gain of 1 with a 2 V p-p step applied to its input. The AD865x
family has a settling time of about 130 ns to 0.01% (2 mV). The
output is monitored with a 10×, 10 M, 11.2 pF scope probe.
THD Readings vs. Common-Mode Voltage
Total harmonic distortion of the AD865x family is well below
0.0004% with any load down to 600 . The distortion is a
function of the circuit configuration, the voltage applied, and
the layout, in addition to other factors. The AD865x family
outperforms its competitor for distortion, especially at
frequencies below 20 kHz, as shown in Figure 58.
T
HD
+
NO
IS
E
(
%
)
0.0001
0.0002
0.0005
0.001
0.002
0.005
0.01
0.02
0.05
0.1
FREQUENCY (Hz)
VSY = +3.5V/–1.5V
VOUT = 2.0V p-p
20
50
100
500
20k
5k
2k
1k
OPA350
AD8651
03301-
057
Figure 58. Total Harmonic Distortion
相關(guān)PDF資料
PDF描述
AD8656ARZ-REEL7 IC OPAMP GP R-R CMOS 28MHZ 8SOIC
5-534206-8 CONN RECEPT 16POS .100 VERT DUAL
ADA4638-1ACPZ-RL IC OPAMP RRO ZERO DRIFT 8LFCSP
ADA4528-1ARMZ-RL IC OP AMP RRIO ZERODRIFT 8MSOP
AD8641AKSZ-REEL IC OPAMP JFET R-R 3.5MHZ SC70-5
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD8651ARZ-REEL71 制造商:AD 制造商全稱:Analog Devices 功能描述:50 MHz, Precision, Low Distortion, Low Noise CMOS Amplifiers
AD8652 制造商:AD 制造商全稱:Analog Devices 功能描述:50 MHz, Precision, Low Distortion, Low Noise CMOS Amplifiers
AD8652AR 制造商:Analog Devices 功能描述:OP AMP DUAL GP R-R I/O 5.5V 8SOIC N - Bulk
AD8652ARM 制造商:Analog Devices 功能描述:OP AMP DUAL GP R-R I/O 5.5V 8MSOP - Bulk
AD8652ARMZ 功能描述:IC OPAMP VF CMOS 50MHZ LN 8MSOP RoHS:是 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:DigiTrim® 標(biāo)準(zhǔn)包裝:2,500 系列:- 放大器類型:通用 電路數(shù):4 輸出類型:- 轉(zhuǎn)換速率:0.6 V/µs 增益帶寬積:1MHz -3db帶寬:- 電流 - 輸入偏壓:45nA 電壓 - 輸入偏移:2000µV 電流 - 電源:1.4mA 電流 - 輸出 / 通道:40mA 電壓 - 電源,單路/雙路(±):3 V ~ 32 V,±1.5 V ~ 16 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:14-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:14-TSSOP 包裝:帶卷 (TR) 其它名稱:LM324ADTBR2G-NDLM324ADTBR2GOSTR