參數(shù)資料
型號(hào): AD7940BRMZ-REEL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 6/20頁(yè)
文件大小: 0K
描述: IC ADC 14BIT 100KSPS 8MSOP
標(biāo)準(zhǔn)包裝: 1
位數(shù): 14
采樣率(每秒): 100k
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 26.4mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 8-TSSOP,8-MSOP(0.118",3.00mm 寬)
供應(yīng)商設(shè)備封裝: 8-MSOP
包裝: 標(biāo)準(zhǔn)包裝
輸入數(shù)目和類(lèi)型: 1 個(gè)單端,單極
其它名稱(chēng): AD7940BRMZ-REEL7DKR
AD7940
Rev. A | Page 14 of 20
POWER-DOWN MODE
This mode is intended for use in applications where slower
throughput rates are required. Either the ADC is powered down
between each conversion, or a series of conversions may be
performed at a high throughput rate, and then the ADC is
powered down for a relatively long duration between these
bursts of several conversions. When the AD7940 is in power-
down, all analog circuitry is powered down.
To enter power-down, the conversion process must be
interrupted by bringing CS high anywhere after the second
falling edge of SCLK and before the 10th falling edge of SCLK
as shown in Figure 17. Once CS has been brought high in this
window of SCLKs, the part will enter power-down, the
conversion that was initiated by the falling edge of CS will be
terminated, and SDATA will go back into three-state. If CS is
brought high before the second SCLK falling edge, the part will
remain in normal mode and will not power down. This will
avoid accidental power-down due to glitches on the CS line.
In order to exit this mode of operation and power up the
AD7940 again, a dummy conversion is performed. On the
falling edge of CS, the device will begin to power up and will
continue to power up as long as CS is held low until after the
falling edge of the 10th SCLK. The device will be fully powered
up once at least 16 SCLKs (or approximately 6 s) have elapsed
and valid data will result from the next conversion as shown in
Figure 18. If CS is brought high before the 10th falling edge of
SCLK, regardless of the SCLK frequency, the AD7940 will go
back into power-down again. This avoids accidental power-up
due to glitches on the CS line or an inadvertent burst of 8 SCLK
cycles while CS is low. So although the device may begin to
power-up on the falling edge of CS, it will power down again on
the rising edge of CS as long as it occurs before the 10th SCLK
falling edge.
03305-0-010
SCLK
SDATA
1
2
10
16
THREE-STATE
CS
Figure 17. Entering Power-Down Mode
03305-0-011
1
10
16
1
16
SDATA
SCLK
CS
INVALID DATA
VALID DATA
THE PART IS FULLY POWERED
UP WITH VIN FULLY ACQUIRED
THE PART BEGINS
TO POWER UP
tPOWER UP
Figure 18. Exiting Power-Down Mode
相關(guān)PDF資料
PDF描述
VE-BN0-IX-B1 CONVERTER MOD DC/DC 5V 75W
LM4872IBPX IC AMP AUDIO PWR 1W MONO 8USMD
17984-7PG-3ES CONN RCPT 7POS PNL MNT PIN
VE-BN0-IW-B1 CONVERTER MOD DC/DC 5V 100W
62HB8FX CONN RCPT 8CONT DIN SLD LOCKRING
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7940-DBRD 功能描述:BOARD EVAL FOR AD7940 STAMP SPI RoHS:否 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
AD7942 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:16-Bit, +/-0.65 LSB INL, 500 kSPS PulSAR Differential ADC in MSOP/QFN
AD79421 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:18-Bit, 2 MSPS PulSAR 15 mW ADC in LFCSP (QFN)
AD7942BCPRL7 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:14-Bit, 250 kSPS PulSAR ADC in MSOP/QFN
AD7942BCPWP 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:14-Bit, 250 kSPS PulSAR ADC in MSOP/QFN