±2.5 V on the V" />
參數(shù)資料
型號(hào): AD7899ARS-1REEL
廠商: Analog Devices Inc
文件頁數(shù): 2/16頁
文件大?。?/td> 0K
描述: IC ADC 14BIT 400KSPS 5V 28-SSOP
標(biāo)準(zhǔn)包裝: 1,500
位數(shù): 14
采樣率(每秒): 400k
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 125mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 28-SSOP(0.209",5.30mm 寬)
供應(yīng)商設(shè)備封裝: 28-SSOP
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個(gè)差分,雙極
配用: EVAL-AD7899CBZ-ND - BOARD EVAL FOR AD7899
REV. A
AD7899
–10–
AD7899-3
Figure 4 shows the analog input section of the AD7899-3. The
analog input range is
±2.5 V on the VINA input. The VINB input
can be left unconnected but if it is connected to a potential then
that potential must be GND.
AD7899-3
VINA
TRACK/HOLD
TO ADC
REFERENCE
CIRCUITRY
TO INTERNAL
COMPARATOR
R1
R2
6k
2.5V
REFERENCE
VINB
VREF
Figure 4. AD7899-3 Analog Input Structure
For the AD7899-3, R1 = 4 k
and R2 = 4 k. The resistor
input stage is followed by the high input impedance stage of the
track/hold amplifier.
The designed code transitions take place midway between suc-
cessive integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs
etc.) LSB size is given by the formula, 1 LSB = FSR/16384.
Output coding is two’s complement binary with 1 LSB = FSR/
16384 = 5 V/16384 = 610.4
V. The ideal input/output transfer
function for the AD7899-3 is shown in Table III.
Table III. Ideal Input/Output Code Table for the AD7899-3
Digital Output
Analog Input
l
Code Transition
+FSR/2 – 3/2 LSB
2
011 . . . 110 to 011 . . . 111
+FSR/2 – 5/2 LSB
011 . . . 101 to 011 . . . 110
+FSR/2 – 7/2 LSB
011 . . . 100 to 011 . . . 101
GND + 3/2 LSB
000 . . . 001 to 000 . . . 010
GND + 1/2 LSB
000 . . . 000 to 000 . . . 001
GND – 1/2 LSB
111 . . . 111 to 000 . . . 000
GND – 3/2 LSB
111 . . . 110 to 111 . . . 111
–FSR/2 + 5/2 LSB
100 . . . 010 to 100 . . . 011
–FSR/2 + 3/2 LSB
100 . . . 001 to 100 . . . 010
–FSR/2 + 1/2 LSB
100 . . . 000 to 100 . . . 001
NOTES
1FSR is full-scale range is 5 V, with V
REF = 2.5 V
21 LSB = FSR/16384 = 610.4
V (±2.5 V – AD7899-3) with V
REF = 2.5 V.
TIMING AND CONTROL
Starting a Conversion
The conversion is initiated by applying a rising edge to the
CONVST signal. This places the track/hold into hold mode and
starts the conversion. The status of the conversion is indicated
by the dual function signal BUSY/
EOC. The AD7899 can operate
in two conversion modes,
EOC (End Of Conversion) mode and
BUSY mode. The operating mode is determined by the state of
CONVST at the end of the conversion.
Selecting a Conversion Clock
The AD7899 has an internal laser trimmed oscillator which can
be used to control the conversion process. Alternatively an external
clock source can be used to control the conversion process. The
highest external clock frequency allowed is 6.5 MHz. This means
a conversion time of 2.46
s compared to 2.2 s using the inter-
nal clock. However in some instances it may be useful to use an
external clock when high throughput rates are not required. For
example two or more AD7899s may be synchronized by using
the same external clock for all devices. In this way there is no
latency between output logic signals due to differences in the
frequency of the internal clock oscillators.
On the rising edge of
CONVST the AD7899 will examine the
status of the CLKIN pin. If this pin is low it will use the internal
laser trimmed oscillator as the conversion clock. If the CLKIN pin
is high the AD7899 will wait for an external clock to be supplied
to this pin which will then be used as the conversion clock. The
first falling edge of the external clock should not happen for at
least 100 ns after the rising edge of
CONVST to ensure correct
operation. Figure 5 shows how the BUSY/
EOC output is synchro-
nized to the CLKIN signal. Each conversion requires 16 clocks.
The result of the conversion is transferred to the output data
register on the falling edge of the 15th clock cycle. When the
internal clock is selected the status of the CLKIN pin is free to
change during conversion but the CLKIN setup and hold times
must be observed in order to ensure that the correct conversion
clock is used. The CLKIN pin can also be tied low permanently if
the internal conversion clock is to be used.
CONVST
BUSY/
EOC
RD
CS
CLKIN
1 2 3 4 5 6
7 8 9 10 11 1213 14 1516
t9
t11
Figure 5. Using an External Clock
相關(guān)PDF資料
PDF描述
AD7899AR-3REEL IC ADC 14BIT 400KSPS 5V 28-SOIC
97-3102A-28-11S CONN RECEPT BOX MNT 22POS W/SOCK
VI-21D-MY CONVERTER MOD DC/DC 85V 50W
15382-10SG-326 CONN JACK 10POS CABLE SKT
SF7281-6PG-3ES CONN RCPT 6POS PNL MNT PIN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7899ARS-1REEL7 制造商:Analog Devices 功能描述:ADC SGL SAR 400KSPS 14BIT PARALLEL 28SSOP - Tape and Reel
AD7899ARS-2 功能描述:IC ADC 14BIT 400KSPS 5V 28-SSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7899ARS-2REEL 制造商:Analog Devices 功能描述:ADC Single SAR 400ksps 14-bit Parallel 28-Pin SSOP T/R
AD7899ARS-2REEL7 制造商:Analog Devices 功能描述:ADC SGL SAR 400KSPS 14BIT PARALLEL 28SSOP - Tape and Reel
AD7899ARS-3 制造商:Analog Devices 功能描述:ADC Single SAR 400ksps 14-bit Parallel 28-Pin SSOP 制造商:Rochester Electronics LLC 功能描述:14-BIT BIPOLAR INPUT SINGLE SUPPLY ADC - Bulk