參數(shù)資料
型號: AD7871
廠商: Analog Devices, Inc.
英文描述: LC2MOS Complete 14-Bit, Sampling ADCs
中文描述: LC2MOS完整的14位,采樣ADC
文件頁數(shù): 12/16頁
文件大?。?/td> 344K
代理商: AD7871
AD7871/AD7872
–12–
REV. D
Serial Interfacing
Both the AD7871 and the AD7872 have an identical serial in-
terface. T he diagrams that follow show the AD7872 interfaces
only, but the AD7871 could just as easily be used in these cir-
cuits. Figures 19, 20 and 21 show the AD7872 connected to
three popular DSPs. In all three interfaces,
CONVST
is used to
start conversion since this does not activate the parallel bus.
T hus, the microprocessor can continue to use its parallel bus re-
gardless of the state of the AD7872. T he interfaces show a timer
driving the
CONVST
input but this could be generated from a
decoded address if required.
AD7872–DSP56000 Serial Interface
Figure 19 shows a serial interface between the AD7872 and the
DSP56000. T he interface arrangement is two-wire with the
AD7872 configured for noncontinuous clock operation CON-
T ROL = 0 V). T he DSP56000 is configured for Normal Mode
Asynchronous Operation with Gated Clock. It is set up for a
16-bit word with SCK as an input and the FSL control bit set to
a 0. In this configuration, the DSP56000 assumes valid data on
the first falling edge of SCK . Since the AD7872 provides valid
data on this first edge, there is no need for a strobe or framing
pulse for the data. SCLK and SDAT A are three-stated when the
AD7872 is not performing a conversion. During conversion,
data is valid on the SDAT A output of the AD7872 and is
clocked into the Receive Data Shift Register of the DSP56000.
When this register has received 16 bits of data, it generates an
internal interrupt on the DSP56000 to read the data from the
register.
Figure 19. AD7872 to DSP56000 Interface
T he DSP56000 and AD7872 can also be configured for con-
tinuous clock operation. In this case a strobe pulse is required
by the DSP56000 to indicate when data is valid. T he
SSTRB
output of the AD7872 is inverted and applied to the SC1 input
of the DSP56000 to provide this strobe pulse. All other condi-
tions and connections are the same as for the gated clock
operation.
AD7872–TMS32020/C25 Serial Interface
Figure 20 shows a serial interface between the AD7872 and the
T MS32020/C25. T he AD7872 is configured for continuous
clock operation. Note, the ADC will not interface correctly to
the T MS32020/C25 if it is configured for a noncontinuous
clock. Data is clocked into the Data Receive Register (DRR) of
the T MS32020/C25 during conversion. As with the previous in-
terfaces, when a 16-bit word is received by the DSP it generates
an internal interrupt to read the data from the DRR.
Figure 20. AD7872 to TMS32020/C25 Interface
AD7872–ADSP-2101/ADSP-2102 Serial Interface
Figure 21 shows a serial interface between the AD7872 and the
ADSP-2101/ADSP-2102 DSP Microcomputer. T he AD7872 is
configured for continuous clock operation. Data is clocked into
the serial port register of the microcomputer during conversion.
As with the previous interfaces, when a 16-bit data word is re-
ceived by the ADSP-2101/ADSP-2102 an internal microproces-
sor interrupt is generated and the data is read from the serial
port register.
Figure 21. AD7872 to ADSP-2101/ADSP-2102 Serial Interface
ST AND-ALONE OPE RAT ION
T he AD7871 can be used in its Mode 2, parallel mode for
stand-alone operation. In this case, conversion is initiated with a
pulse to the
CS
input. T his pulse must be longer than the con-
version time of the ADC. T he
BUSY
output is used to drive the
RD
input. Data is latched from the AD7871 DB0–DB11 out-
puts to an external latch on the rising edge of
BUSY
.
APPLICAT ION HINT S
Good printed circuit board (PCB) layout is as important as the
circuit design itself in achieving high speed A/D performance.
T he AD7871/AD7872 is required to make bit decisions on an
LSB size of 366
μ
V. T hus, the designer has to be conscious of
noise both in the ADC itself and in the preceding analog cir-
cuitry. Switching mode power supplies are not recommended as
the switching spikes will feed through to the comparator causing
noisy code transitions. Other causes of concern are ground loops
and digital feedthrough from microprocessors. T hese are factors
that influence any ADC; a proper PCB layout that minimizes
these effects is essential for best performance.
相關(guān)PDF資料
PDF描述
AD7871JP LC2MOS Complete 14-Bit, Sampling ADCs
AD7871KN 10-Bit, 20 MSPS ADC SE/Diff Inputs with Int References and 9.5 bit ENOB 28-SOIC -40 to 85
AD7871KP LC2MOS Complete 14-Bit, Sampling ADCs
AD7871TQ LC2MOS Complete 14-Bit, Sampling ADCs
AD7872 LC2MOS Complete 14-Bit, Sampling ADCs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7871AQ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog-to-Digital Converter, 14-Bit
AD7871BQ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog-to-Digital Converter, 14-Bit
AD7871JN 功能描述:IC ADC 14BIT SAMPLING 28-DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD7871JNZ 功能描述:IC ADC 14BIT SAMPLING 28-DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD7871JP 功能描述:IC ADC 14BIT SAMPLING 28-PLCC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-