參數(shù)資料
型號(hào): AD7824KRZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 16/16頁(yè)
文件大?。?/td> 0K
描述: IC ADC 8BIT LC2MOS 4CH HS 24SOIC
標(biāo)準(zhǔn)包裝: 31
位數(shù): 8
采樣率(每秒): 100k
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 3
功率耗散(最大): 100mW
電壓電源: 單電源
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 24-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 24-SOIC W
包裝: 管件
輸入數(shù)目和類型: 8 個(gè)單端,單極
AD7824/AD7828
REV. F
–9–
MODE 0
Figure 14 shows the timing diagram for Mode 0 operation. This
mode can only be used for microprocessors that have a WAIT
state facility, whereby a READ instruction cycle can be extended
to accommodate slow memory devices. A READ operation brings
CS and RD low, which starts a conversion. The analog multiplexer
address inputs must remain valid while
CS and RD are low. The
data bus (DB7–DB0) remains in the three-state condition until
conversion is complete. There are two converter status outputs on
the AD7824/AD7828, interrupt (
INT) and ready (RDY), which
can be used to drive the microprocessor READY/WAIT input.
The RDY is an open-drain output (no internal pull-up device) that
goes low on the falling edge of
CS and goes high impedance at the
end of conversion when the 8-bit conversion result appears on the
data outputs. If the RDY status is not required, the external
pull-up resistor can be omitted and the RDY output tied to GND.
The
INT goes low when conversion is complete and returns high
on the rising edge of
CS or RD.
MODE 1
Mode 1 operation is designed for applications where the micropro-
cessor is not forced into a WAIT state. A READ operation takes
CS and RD low, which triggers a conversion (see Figure 15). The
multiplexer address inputs are latched on the rising edge of
RD.
Data from the previous conversion is read from the three-state
data outputs (DB7–DB0). This data may be disregarded if not
required. Note that the RDY output (open drain output) does
not provide any status information in this mode and must be
connected to GND. At the end of conversion,
INT goes low. A
second READ operation is required to access the new conversion
result. This READ operation latches a new address into the multi-
plexer inputs and starts another conversion.
INT returns high at the
end of the second READ operation, when
CS or RD returns high.
A delay of 2.5
s must be allowed between READ operations.
CS
RD
ANALOG
CHANNEL
ADDRESS
RDY
INT
DATA
tCSS
tAS
tRDY
tCRD
tACC2
tDH
tINTH
tAH
tAS
tP
tCSS
tCSH
ADDRESS
VALID
ADDRESS
VALID
DATA
VALID
HIGH IMPEDANCE
Figure 14. Mode 0 Timing Diagram
CS
RD
ANALOG
CHANNEL
ADDRESS
INT
DATA
tCSS
tAS
ADDRESS
VALID
OLD
VALID
ADDRESS
VALID
NEW
VALID
tCSH
tAH
tRD
tCRD
tINTH
tACC1
tDH
tACC1
tDH
tINTH
tAH
tAS
tP
tCSS
tRD
tCSH
Figure 15. Mode 1 Timing Diagram
相關(guān)PDF資料
PDF描述
VI-B4J-MX-F4 CONVERTER MOD DC/DC 36V 75W
AD7820KRZ IC ADC 8BIT HS TRACK/HOLD 20SOIC
AD7765BRUZ IC ADC 24BIT S/D 156KSPS 28TSSOP
HIN232IPZ IC 2DRVR/2RCVR RS232 5V 16-DIP
TAS5711PHPR IC AMP AUD DGTL 20W 2CH 48HTQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7824KRZ-REEL 功能描述:IC ADC 8BIT LC2MOS 4CH HS 24SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7824LCWG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Ended Data Acquisition System
AD7824LN 制造商:Analog Devices 功能描述:ADC Single Semiflash 100ksps 8-bit Parallel 24-Pin PDIP 制造商:Rochester Electronics LLC 功能描述:CMOS CONVERTER IC - Bulk
AD7824LNZ 功能描述:IC ADC 8BIT LC2MOS 4CH HS 24DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-
AD7824TQ 制造商:Rochester Electronics LLC 功能描述:- Bulk