參數(shù)資料
型號: AD7631BSTZ
廠商: Analog Devices Inc
文件頁數(shù): 20/32頁
文件大?。?/td> 0K
描述: IC ADC 18BIT 250KSPS BIP 48-LQFP
標準包裝: 1
系列: PulSAR®
位數(shù): 18
采樣率(每秒): 250k
數(shù)據(jù)接口: 串行,并聯(lián)
轉換器數(shù)目: 1
功率耗散(最大): 120mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應商設備封裝: 48-LQFP(7x7)
包裝: 托盤
輸入數(shù)目和類型: 1 個差分,單極;1 個差分,雙極
產(chǎn)品目錄頁面: 778 (CN2011-ZH PDF)
Data Sheet
AD7631
Rev. B | Page 27 of 32
External Discontinuous Clock Data Read After
Conversion
Though the maximum throughput cannot be achieved using
this mode, it is the most recommended of the serial slave modes.
Figure 44 shows the detailed timing diagrams for this method.
After a conversion is completed, indicated by BUSY returning low,
the conversion result can be read while both CS and RD are low.
Data is shifted out MSB first with 18 clock pulses and, depending
on the SDCLK frequency, can be valid on the falling and rising
edges of the clock.
One advantage of this method is that conversion performance is
not degraded because there are no voltage transients on the digital
interface during the conversion process. Another advantage is
the ability to read the data at any speed up to 40 MHz, which
accommodates both the slow digital host interface and the fastest
serial reading.
Daisy-Chain Feature
In addition, in the read after convert mode, the AD7631 provides a
daisy-chain feature for cascading multiple converters together
using the serial data input pin, SDIN. This feature is useful for
reducing component count and wiring connections when desired,
for instance, in isolated multiconverter applications. See Figure 44
for the timing details.
An example of the concatenation of two devices is shown
Simultaneous sampling is possible by using a common CNVST
signal. Note that the SDIN input is latched on the opposite edge
of SDCLK used to shift out the data on SDOUT (SDCLK
falling edge when INVSCLK = low). Therefore, the MSB of
the upstream converter follows the LSB of the downstream
converter on the next SDCLK cycle. In this mode, the 40 MHz
SDCLK rate cannot be used because the SDIN to SDCLK setup
time, t33, is less than the minimum time specified. (SDCLK
to SDOUT delay, t32, is the same for all converters when
simultaneously sampled). For proper operation, the SDCLK
edge for latching SDIN (or period of SDCLK) needs to be
33
32
SDCLK
t
2
/
1
Or the maximum SDCLK frequency needs to be
)
(
2
1
33
32
SDCLK
t
f
If not using the daisy-chain feature, the SDIN input should
always be tied either high or low.
SDCLK
SDOUT
RDC/SDIN
AD7631
#1
(DOWNSTREAM)
AD7631
#2
(UPSTREAM)
BUSY
OUT
BUSY
DATA
OUT
SDCLK
RDC/SDIN SDOUT
SDCLK IN
CNVST IN
CNVST
CS
CNVST
CS
CS IN
0
65
88
-04
3
Figure 43. Two AD7631 Devices in a Daisy-Chain Configuration
External Clock Data Read During Previous Conversion
Figure 45 shows the detailed timing diagrams for this method.
During a conversion, while both CS and RD are low, the result
of the previous conversion can be read. The data is shifted out,
MSB first, with 18 clock pulses and is valid on both the falling
and rising edges of the clock. The 18 bits have to be read before
the current conversion is completed; otherwise, RDERROR is
pulsed high and can be used to interrupt the host interface to
prevent incomplete data reading.
To reduce performance degradation due to digital activity, a fast
discontinuous clock of at least 40 MHz is recommended to ensure
that all the bits are read during the first half of the SAR
conversion phase.
The daisy-chain feature should not be used in this mode because
digital activity occurs during the second half of the SAR
conversion phase likely resulting in performance degradation.
External Clock Data Read After/During Conversion
It is also possible to begin to read data after conversion and
continue to read the last bits after a new conversion is initiated.
This method allows the full throughput and the use of a slower
SDCLK frequency. Again, it is recommended to use a
discontinuous SDCLK whenever possible to minimize
potential incorrect bit decisions. The use of a slower SDCLK,
such as 13 MHz, can be used.
相關PDF資料
PDF描述
VE-B42-IV-F2 CONVERTER MOD DC/DC 15V 150W
VI-J6D-MY-F1 CONVERTER MOD DC/DC 85V 50W
MS3102R28-7S CONN RCPT 2POS BOX MNT W/SCKT
LTC1742IFW#PBF IC ADC 14BIT 65MSPS 48-TSSOP
VE-B42-IV-F1 CONVERTER MOD DC/DC 15V 150W
相關代理商/技術參數(shù)
參數(shù)描述
AD7631BSTZRL 功能描述:IC ADC 18BIT 250KSPS BIP 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:PulSAR® 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD7634 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 1 MSPS, Differential, Programmable Input PulSAR ADC
AD7634BCPZ 功能描述:IC ADC 18BIT BIPO PROGR 48-LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:PulSAR® 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD7634BCPZRL 功能描述:IC ADC 18BIT DIFF BIPO 48-LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:PulSAR® 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD7634BSTZ 功能描述:IC ADC 18BIT DIFF BIPO 48-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉換器 系列:PulSAR® 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極