參數(shù)資料
型號: AD7249AN
廠商: ANALOG DEVICES INC
元件分類: DAC
英文描述: LC2MOS Dual 12-Bit Serial DACPORT
中文描述: DUAL, SERIAL INPUT LOADING, 5 us SETTLING TIME, 12-BIT DAC, PDIP16
封裝: PLASTIC, DIP-16
文件頁數(shù): 7/12頁
文件大小: 149K
代理商: AD7249AN
AD7249
REV. C
–7–
DIGITAL INTERFACE
The AD7249 contains an input serial to parallel shift register
and a DAC latch for both DAC A and DAC B. A simplified
diagram of the input loading circuitry is shown in Figure 7.
Serial data on the SDIN input is loaded to the input register
under control of
SYNC
and SCLK. The
SYNC
input provides
the frame synchronization signal which tells the AD7249 that
valid serial data on the SDIN input will be available for the next
16 falling edges of SCLK. An internal counter/decoder circuit
provides a low gating signal so that only 16 data bits are clocked
into the input shift register. After 16 SCLK pulses the internal
gating signal goes inactive (high) thus locking out any further
clock pulses. Therefore either a continuous clock or a burst
clock source may be used to clock in the data. The
SYNC
input
is taken high after the complete 16-bit word is loaded in.
DAC selection is accomplished using the thirteenth bit (DB12)
of the serial data input stream. A zero in DB12 will select DAC
A while a one in this position selects DAC B. Although 16 bits
of data are clocked into the input register, only 12 bits get trans-
ferred into the DAC latch. The relevant DAC latch is deter-
mined by the value of the thirteenth bit and the first three bits
in the 16-bit stream are don’t cares. Therefore, the data format
is three don’t cares followed by the DAC selection bit and the
12-bit data word with the LSB as the last bit in the serial
stream.
There are two ways in which a DAC latches and hence the
analog outputs may be updated. The status of the
LDAC
input
is examined after
SYNC
is taken low. Depending on its status,
one of two update modes are selected.
If
LDAC
= 0, then the automatic update mode is selected. In
this mode the DAC latch and analog output are updated auto-
matically when the last bit in the serial data stream is clocked in.
The update thus takes place on the sixteenth falling SCLK edge.
If
LDAC
= 1, then the automatic update is disabled and both
DAC latches are updated by taking
LDAC
low any time after
the 16-bit data transfer is complete. The update now occurs on
the falling edge of
LDAC
. Note that the
LDAC
input must be
taken back high again before the next data transfer is initiated.
When a complete word is held in the shift register it may then
be loaded into the DAC latch under control of
LDAC
.
Clear Function (
CLR
)
The clear function clears the contents of the input shift register
and loads both DAC latches with all 0s. It is activated by taking
CLR
low. In all ranges except the Offset Binary bipolar range
(–5 V to +5 V) the output voltage is reset to 0 V. In the offset
binary bipolar range the output is set to –REFIN. The clear
function is especially useful at power-up as it enables the output
to be reset to a known state.
SYNC
SCLK
SDIN
LDAC
CLR
GATING
SIGNAL
RESET
/16
COUNTER/
DECOUNTER
DECODER
AUTO-UPDATE
CIRCUITRY
CLK A
SDATA
CLK B
DAC LATCH A (12-BITS)
DAC LATCH B (12-BITS)
SHIFT REGISTER A
SHIFT REGISTER B
Figure 7. Simplified Loading Structure
相關PDF資料
PDF描述
AD7249AR LC2MOS Dual 12-Bit Serial DACPORT
AD7249BN LC2MOS Dual 12-Bit Serial DACPORT
AD7249BR Precision, Quad, SPST Analog Switches
AD7249SQ Precision, Quad, SPST Analog Switches
AD7265 Differential Input, Dual 1 MSPS, 12-Bit, 3-Channel SAR ADC
相關代理商/技術參數(shù)
參數(shù)描述
AD7249ANZ 功能描述:IC DAC 12BIT SRL W/REF 16-DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉換器 系列:DACPORT® 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:50 系列:- 設置時間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應商設備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁面:1398 (CN2011-ZH PDF)
AD7249ANZ 制造商:Analog Devices 功能描述:IC 12-BIT DAC
AD7249AR 功能描述:IC DAC 12BIT SRL W/REF 16-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉換器 系列:DACPORT® 產(chǎn)品培訓模塊:Data Converter Fundamentals DAC Architectures 標準包裝:750 系列:- 設置時間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應商設備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD7249AR-REEL 功能描述:數(shù)模轉換器- DAC LC2MOS DUAL 12-BIT SERIAL IC RoHS:否 制造商:Analog Devices 轉換器數(shù)量:4 DAC 輸出端數(shù)量:4 轉換速率: 分辨率:12 bit 接口類型:Serial (I2C) 穩(wěn)定時間: 最大工作溫度:+ 105 C 安裝風格: 封裝 / 箱體:TSSOP 封裝:Reel
AD7249ARZ 功能描述:IC DAC 12BIT SRL W/REF 16-SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉換器 系列:DACPORT® 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:50 系列:- 設置時間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應商設備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁面:1398 (CN2011-ZH PDF)