參數(shù)資料
型號(hào): AD7245AANZ
廠商: Analog Devices Inc
文件頁數(shù): 2/16頁
文件大小: 0K
描述: IC DAC 12BIT LC2MOS 24-DIP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 15
系列: DACPORT®
設(shè)置時(shí)間: 7µs
位數(shù): 12
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 雙 ±
功率耗散(最大): 210mW
工作溫度: -40°C ~ 85°C
安裝類型: 通孔
封裝/外殼: 24-DIP(0.300",7.62mm)
供應(yīng)商設(shè)備封裝: 24-PDIP
包裝: 管件
輸出數(shù)目和類型: 1 電壓,單極;1 電壓,雙極
采樣率(每秒): 143k
產(chǎn)品目錄頁面: 784 (CN2011-ZH PDF)
AD7245A/AD7248A
REV. B
–10–
APPLYING THE AD7245A/AD7248A
The internal scaling resistors provided on the AD7245A/
AD7248A allow several output voltage ranges. The part can
produce unipolar output ranges of 0 V to 5 V or 0 V to 10 V
and a bipolar output range of –5 V to +5 V. Connections for
the various ranges are outlined below.
UNIPOLAR (0 V TO 10 V) CONFIGURATION
The first of the configurations provides an output voltage range
of 0 V to 10 V. This is achieved by connecting the bipolar offset
resistor, ROFS, to AGND and connecting RFB to VOUT. In this
configuration the AD7245A/AD7248A can be operated single
supply (VSS = 0 V = AGND). If dual supply performance is
required, a VSS of –12 V to –15 V should be applied. Figure 8
shows the connection diagram for unipolar operation while the
table for output voltage versus the digital code in the DAC latch
is shown in Table III.
VREF
2R
AD7245A/AD7248A*
VOUT
RFB
10
REF OUT
ROFS
10 F
AGND
*DIGITAL CIRCUITRY
OMITTED FOR CLARITY
0.1 F
VDD
DGND
2R
DAC
REF
VSS
Figure 8. Unipolar (0 to 10 V) Configuration
Table III. Unipolar Code Table (0 V to 10 V Range)
DAC Latch Contents
MSB
LSB
Analog Output, VOUT
1 1 1 1
+2 VREF
4095
4096
1 0 0 0
0 0 0 0
0 0 0 1
+2 VREF
2049
4096
1 0 0 0
0 0 0 0
+2 VREF
2048
4096
=+V
REF
0 1 1 1
1 1 1 1
+2 VREF
2047
4096
0 0 0 0
0 0 0 1
+2 VREF
1
4096
0 0 0 0
0 V
NOTE:
1 LSB = 2
VREF(2
–12) = V
REF
1
2048
The
LDAC input controls the transfer of 12-bit data from the
input latch to the DAC latch. This
LDAC signal is also level
triggered, and data is latched into the DAC latch on the rising
edge of
LDAC. The LDAC input is asynchronous and indepen-
dent of
WR. This is useful in many applications especially in
the simultaneous updating of multiple AD7248A outputs. How-
ever, in systems where the asynchronous LDAC can occur during
a write cycle (or vice versa) care must be taken to ensure that
incorrect data is not latched through to the output. In other words,
if LDAC goes low while WR and either CS input are low (or
WR and either CS go low while LDAC is low), then the LDAC
signal must stay low for t7 or longer after WR returns high to
ensure correct data is latched through to the output. The write
cycle timing diagram for the AD7248A is shown in Figure 7.
CSLSB
CSMSB
WR
LDAC
DATA
IN
5V
0V
t4
t3
t5
t6
VALID
DATA
VALID
DATA
5V
0V
5V
0V
5V
0V
5V
0V
t4
t7
t2
t1
t2
t1
Figure 7. AD7248A Write Cycle Timing Diagram
An alternate scheme for writing data to the AD7248A is to tie
the
CSMSB and LDAC inputs together. In this case exercising
CSLSB and WR latches the lower 8 bits into the input latch.
The second write, which exercises
CSMSB, WR and LDAC
loads the upper 4-bit nibble to the input latch and at the same
time transfers the 12-bit data to the DAC latch. This automatic
transfer mode updates the output of the AD7248A in two write
operations. This scheme works equally well for
CSLSB and
LDAC tied together provided the upper 4-bit nibble is loaded
to the input latch followed by a write to the lower 8 bits of
the input latch.
Table II. AD7248A Truth Table
CSLSB CSMSB WR LDAC Function
L
H
L
H
Load LS Byte into Input Latch
LH
g
H
Latches LS Byte into Input Latch
g
H
L
H
Latches LS Byte into Input Latch
H
L
H
Loads MS Nibble into Input Latch
HL
g
H
Latches MS Nibble into Input Latch
H
g
L
H
Latches MS Nibble into Input Latch
H
L
Loads Input Latch into DAC Latch
HH
H
g
Latches Input Latch into DAC Latch
H
L
Loads MS Nibble into Input Latch and
Loads Input Latch into DAC Latch
H
No Data Transfer Operation
H = High State, L = Low State
相關(guān)PDF資料
PDF描述
LTC2620CUFD#PBF IC DAC OCTAL R-R 12BIT 20-QFN
VE-B6L-MV-F2 CONVERTER MOD DC/DC 28V 150W
VE-B6L-MV-F1 CONVERTER MOD DC/DC 28V 150W
VE-B6J-MV-F4 CONVERTER MOD DC/DC 36V 150W
VE-B6J-MV-F3 CONVERTER MOD DC/DC 36V 150W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7245AANZ 制造商:Analog Devices 功能描述:IC 12-BIT DAC
AD7245AAP 功能描述:IC DAC 12BIT W/REF 28-PLCC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:DACPORT® 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD7245AAP-REEL 制造商:Analog Devices 功能描述:DAC 1-CH R-2R 12-bit 28-Pin PLCC T/R 制造商:Rochester Electronics LLC 功能描述:PARALLEL,12-BIT DACPORT - Tape and Reel
AD7245AAPZ 功能描述:IC DAC 12BIT LC2MOS 28-PLCC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:DACPORT® 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時(shí)間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD7245AAPZ-REEL 功能描述:IC DAC 12BIT LC2MOS 28-PLCC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:DACPORT® 標(biāo)準(zhǔn)包裝:2,400 系列:- 設(shè)置時(shí)間:- 位數(shù):18 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:3 電壓電源:模擬和數(shù)字 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:36-TFBGA 供應(yīng)商設(shè)備封裝:36-TFBGA 包裝:帶卷 (TR) 輸出數(shù)目和類型:* 采樣率(每秒):*