參數(shù)資料
型號(hào): AD633ARZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 21/21頁(yè)
文件大?。?/td> 0K
描述: IC MULTIPLIER ANALOG 8-SOIC
標(biāo)準(zhǔn)包裝: 98
功能: 模擬乘法器
位元/級(jí)數(shù): 四象限
封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 8-SO
包裝: 管件
產(chǎn)品目錄頁(yè)面: 789 (CN2011-ZH PDF)
AD633
Data Sheet
Rev. J | Page 8 of 20
FUNCTIONAL DESCRIPTION
The AD633 is a low cost multiplier comprising a translinear
core, a buried Zener reference, and a unity-gain connected
output amplifier with an accessible summing node. Figure 1
shows the functional block diagram. The differential X and Y
inputs are converted to differential currents by voltage-to-
current converters. The product of these currents is generated
by the multiplying core. A buried Zener reference provides an
overall scale factor of 10 V. The sum of (X × Y)/10 + Z is then
applied to the output amplifier. The amplifier summing node Z
allows the user to add two or more multiplier outputs, convert
the output voltage to a current, and configure various analog
computational functions.
Inspection of the block diagram shows the overall transfer
function is
(
)(
)
Z
V
Y2
Y1
X2
X1
W
+
=
10
(1)
ERROR SOURCES
Multiplier errors consist primarily of input and output offsets,
scale factor error, and nonlinearity in the multiplying core. The
input and output offsets can be eliminated by using the optional
trim of Figure 11. This scheme reduces the net error to scale
factor errors (gain error) and an irreducible nonlinearity
component in the multiplying core. The X and Y nonlinearities
are typically 0.4% and 0.1% of full scale, respectively. Scale
factor error is typically 0.25% of full scale. The high impedance
Z input should always reference the ground point of the driven
system, particularly if it is remote. Likewise, the differential X
and Y inputs should reference their respective grounds to
realize the full accuracy of the AD633.
±50mV
TO APPROPRIATE
INPUT TERMINAL
(FOR EXAMPLE, X2, Y2, Z)
50k
1k
300k
+VS
–VS
00786-
010
Figure 11. Optional Offset Trim Configuration
相關(guān)PDF資料
PDF描述
AD633JNZ IC ANALOG MULTIPLIER 8-DIP
AD633JRZ IC MULTIPLIER ANALOG 8-SOIC
HR25A-9J-12S CONN JACK 12POS FEMALE SOLDER
FMN.0M.303.XLCT CONN PLUG 3POS STRGHT PIN CRIMP
UTS010E6S CONN RCPT SQ FLANGE 6POS W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD633ARZ 制造商:Analog Devices 功能描述:IC ANALOG MULTIPLIER 20V/S 8-SOIC
AD633ARZ-R7 功能描述:IC MULTIPLIER ANALOG 8-SOIC RoHS:是 類別:集成電路 (IC) >> 線性 - 模擬乘法器,除法器 系列:- 標(biāo)準(zhǔn)包裝:25 系列:HA 功能:模擬乘法器 位元/級(jí)數(shù):四象限 封裝/外殼:16-CDIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-CDIP 側(cè)面銅焊 包裝:管件
AD633ARZ-REEL7 制造商:AD 制造商全稱:Analog Devices 功能描述:Low Cost Analog Multiplier
AD633ARZ-RL 功能描述:IC MULTIPLIER ANALOG 8-SOIC T/R RoHS:是 類別:集成電路 (IC) >> 線性 - 模擬乘法器,除法器 系列:- 標(biāo)準(zhǔn)包裝:25 系列:HA 功能:模擬乘法器 位元/級(jí)數(shù):四象限 封裝/外殼:16-CDIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-CDIP 側(cè)面銅焊 包裝:管件
AD633-EVALZ 功能描述:BOARD EVAL FOR AD633 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:數(shù)字電位器 嵌入式:- 已用 IC / 零件:AD5258 主要屬性:- 次要屬性:- 已供物品:板 相關(guān)產(chǎn)品:AD5258BRMZ1-ND - IC POT DGTL I2C1K 64P 10MSOPAD5258BRMZ10-ND - IC POT DGTL I2C 10K 64P 10MSOPAD5258BRMZ100-ND - IC POT DGTL I2C 100K 64P 10MSOPAD5258BRMZ50-ND - IC POT DGTL I2C 50K 64P 10MSOPAD5258BRMZ1-R7-ND - IC POT DGTL I2C 1K 64P 10MSOPAD5258BRMZ10-R7-ND - IC POT DGTL I2C 10K 64P 10MSOPAD5258BRMZ50-R7-ND - IC POT DGTL I2C 50K 64P 10MSOPAD5258BRMZ100-R7-ND - IC POT DGTL I2C 100K 64P 10MSOP